Impact of Variability on Novel Transistor Configurations in Adder Circuits at 7 nm FinFET Technology

被引:4
|
作者
Mushtaq, Umayia [1 ]
Akram, Md. Waseem [1 ]
Prasad, Dinesh [1 ]
Islam, Aminul [2 ]
Nagar, Bal Chand [3 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
[2] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, India
[3] Natl Inst Technol, Dept Elect & Commun Engn, Patna 800005, Bihar, India
关键词
ASAP7; PDK; FinFET; PVT; AOI; full adder; variability; DESIGN; VOLTAGE;
D O I
10.1142/S0218126624502372
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This research work focuses on implementation of the FinFET-based complementary metal-oxide-semiconductor (CMOS) Full Adder circuits for different transistor configurations using ASAP7 FinFET model. First, this work examines FinFET-based AND-OR-invert (AOI) gates using different topologies, and second, a FinFET-based CMOS Full Adder circuit at the 7nm technology node is analyzed with respect to its process, voltage and temperature (PVT) variability effect measured in terms of the normalized standard deviation of different performance metrics. The comparison is made between conventional (CFFA1) and proposed (FFA2, FFA3, FFA4, FFA5, FFA6, FFA7 and FFA8) FinFET-based CMOS full adder circuits. The aim is to determine the optimal design configuration of the FinFET full adder circuit with the minimum impact of PVT variability. On examining the power delay product (PDP) variability, it is found that variations in FFA2, FFA3, FFA4, FFA5, FFA6, FFA7 and FFA8 are significantly lower than CFFA1 by 6.30%, 4.68%, 10.30%, 65.48%, 68.05%, 65.61% and 17.20%, respectively. Among all the proposed configurations, normalized standard deviation sigma/mu(%) for the PDP metric is lowest in FFA6, followed by FFA7, FFA5, FFA8, FFA4, FFA2 and FFA3. The normalized standard deviation sigma/mu(%) for power dissipation, however, is lowest in FFA8. In addition, a layout comparison analysis of conventional and proposed full adder circuits reveals that FFA7 has the least area, followed by FFA8, FFA6, FFA5, FFA3, FFA4, FFA2 and CFFA1. The area of FFA2, FFA3, FFA4, FFA5 and FFA6 has decreased by 3.29%, 3.51%, 3.50%, 5.14% and 5.52%, while FFA7 and FFA8 have experienced a decrease in area by 13.87% and 14.36%, respectively, as compared to conventional CFFA1. The proposed layout of FinFET-based CMOS Full Adders can be directly transferred into the foundry's production line for manufacturing purposes. The overall investigation led us to conclude that FFA8 is the most efficient of all due to the lowest power variation, lower delay variation and lower PDP variation, moreover it has a reduced layout area among all the discussed designs. However, there is a tradeoff in terms of penalty in nominal power, propagation delay and PDP in the proposed topologies.
引用
收藏
页数:20
相关论文
共 50 条
  • [1] Impact of Near-Threshold and Variability on 7nm FinFET XOR Circuits
    da Silva, Fabio G. Rossato G.
    Meinhardt, Cristina
    Reis, Ricardo
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 573 - 576
  • [2] Mirror Full Adder SET Susceptibility on 7nm FinFET Technology
    Oliveira, Rafael N. M.
    da Silva, Fabio G. R. G.
    Reis, Ricardo
    Meinhardt, Cristina
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [3] SET Mitigation Techniques on Mirror Full Adder at 7 nm FinFET Technology
    Oliveira, Rafael N. M.
    da Silva, Fabio G. R. G.
    Reis, Ricardo
    Meinhardt, Cristina
    2021 IEEE 22ND LATIN AMERICAN TEST SYMPOSIUM (LATS2021), 2021,
  • [4] Diode Connected Transistor-Based Low PDP Adiabatic Full Adder in 7 nm FINFET Technology for MIMO Applications
    Venkatesan, A.
    Vanathi, P. T.
    Elangovan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (08)
  • [5] Energy Efficient and Variability Immune Adder Circuits using Short Gate FinFET INDEP Technique at 10nm technology node
    Mushtaq U.
    Akram M.W.
    Prasad D.
    Australian Journal of Electrical and Electronics Engineering, 2023, 20 (01): : 1 - 12
  • [6] Robustness Analysis of 3-2 Adder Compressor Designed in 7-nm FinFET Technology
    Andrade, Gerson
    Silva, Matheus
    Schneider, Cinthia
    Paim, Guilherme
    Bampi, Sergio
    Costa, Eduardo
    Zimpeck, Alexandra
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) : 1264 - 1268
  • [7] Diode Connected Transistor-Based Low PDP Adiabatic Full Adder in 7nm FINFET Technology for MIMO Applications (vol 32, 2350134, 2023)
    Venkatesan, A.
    Vanathi, P. T.
    Elangovan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (13)
  • [8] Transistor Optimization with Novel Cavity for Advanced FinFET Technology
    Lo, Hsien-Ching
    Peng, Jianwei
    Zhao, Pei
    Bazizi, El Mehdi
    Hu, Yue
    Shi, Yong Jun
    Qi, Yi
    Vinslava, Alina
    Shen, Yan Ping
    Hong, Wei
    Zang, Hui
    Zhang, Xing
    Jha, Ashish Kumar
    Dou, X.
    Mun, Seong Yeol
    Wang, Yanzhen
    Lee, Jae Gon
    Choi, Dongil
    Hu, Owen
    Samavedam, Srikanth
    2018 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2018), 2018, : 210 - 213
  • [9] Qualitative Analysis of CMOS Logic Full Adder and GDI Logic Full Adder using 18 nm FinFET Technology
    Bansal, Malti
    Singh, Jasmeet
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 404 - 407
  • [10] Leveraging 7-nm FinFET Technology for 1-Bit Full Adder Design: Comprehensive Analysis for Smart Applications
    Amit Sangeeta Mangesh
    Vishal Saini
    Kanchan Narula
    undefined Cecil
    Russian Microelectronics, 2024, 53 (Suppl 1) : S47 - S53