Design of current-mode CMOS pulse-triggered d flip-flops

被引:0
|
作者
Institute of Service Engineering, Hangzhou Normal University, Hangzhou [1 ]
311121, China
不详 [2 ]
310027, China
机构
来源
Dianzi Yu Xinxi Xuebao | / 9卷 / 2278-2282期
关键词
Timing circuits - Integrated circuit design - SPICE - Algebra - CMOS integrated circuits;
D O I
10.3724/SP.J.1146.2013.00343
中图分类号
学科分类号
摘要
With the requirements of pulsed-triggered Flip-Flop and the threshold-arithmetic algebraic system, a novel universal structure of current-mode CMOS pulsed-triggered D Flip-Flop is proposed for binary and multi-valued current-mode CMOS pulsed-triggered D Flip-Flops design. Based on the proposed structure, a Binary Current-Mode CMOS pulse-triggered D Flip-Flop (BCMPDFF), a Ternary Current-Mode CMOS Pulse-triggered D Flip-Flop (TCMPDFF) and a Quaternary Current-Mode CMOS Pulse-triggered D Flip-Flop (QCMPDFF) are designed, respectively, and the designed Flip-Flops can be easily incorporated into single and double edge-triggered design. The HSPICE simulation using TSMC 180 nm CMOS technology show that the designed D Flip-Flops based on the proposed universal structure have the correct logic function. The setup time and hold time of the designed Flip-Flops are optimalized, respectively. Comparing to the published current-mode CMOS master-slave D Flip-Flops, the worst minimum D-Q delay of BCMPDFF and QCMPDFF can be reduced by 56.97% and 54.99%, respectively, comparing to the published current-mode CMOS edge-triggered D Flip-Flops, the worst minimum D-Q delay can be reduced by at least 4.26%. The designed Flip-Flops have the advantage of fewer transistors, relatively simpler structure and higher performance.
引用
收藏
相关论文
共 50 条
  • [31] SCAN DESIGN USING STANDARD FLIP-FLOPS
    REDDY, SM
    DANDAPANI, R
    IEEE DESIGN & TEST OF COMPUTERS, 1987, 4 (01): : 52 - 54
  • [32] DESIGN OF nMOS QUATERNARY FLIP-FLOPS AND THEIR APPLICATIONS
    Xia Yinshui Wu Xunwei(Phys. Dept.
    Journal of Electronics(China), 1998, (04) : 347 - 356
  • [33] Design of new reversible quaternary flip-flops
    Haghparast, Majid
    Dousttalab, Neda
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2017, 15 (04)
  • [34] TWO-INPUT PRESETTING TECHNIQUE AND DESIGN OF CMOS FLIP-FLOPS WITH A HIGH RADIX
    吴训威
    陈其翔
    JournalofElectronics(China), 1994, (02) : 187 - 192
  • [35] Dual-edge triggered static pulsed flip-flops
    Ghadiri, A
    Mahmoodi, H
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 846 - 849
  • [36] GATELESS SYNCHRONOUS COUNTERS WITH D FLIP-FLOPS
    VAQUERO, AR
    AGUILO, J
    ELECTRONICS LETTERS, 1978, 14 (16) : 496 - 498
  • [37] SYSTEMATIC DESIGN OF D FLIP-FLOPS USING 2 STATE VARIABLES
    OKUGAWA, S
    INOUE, N
    ELECTRONICS LETTERS, 1987, 23 (17) : 909 - 910
  • [38] Dual-edge triggered level converting flip-flops
    Mahmoodi-Meimand, H
    Roy, K
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 661 - 664
  • [39] Low power, testable dual edge triggered flip-flops
    Llopis, RP
    Sachdev, M
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 341 - 345
  • [40] Timing characterization of dual-edge triggered flip-flops
    Nedovic, N
    Aleksic, M
    Oklobdzija, VG
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 538 - 541