Design of current-mode CMOS pulse-triggered d flip-flops

被引:0
|
作者
Institute of Service Engineering, Hangzhou Normal University, Hangzhou [1 ]
311121, China
不详 [2 ]
310027, China
机构
来源
Dianzi Yu Xinxi Xuebao | / 9卷 / 2278-2282期
关键词
Timing circuits - Integrated circuit design - SPICE - Algebra - CMOS integrated circuits;
D O I
10.3724/SP.J.1146.2013.00343
中图分类号
学科分类号
摘要
With the requirements of pulsed-triggered Flip-Flop and the threshold-arithmetic algebraic system, a novel universal structure of current-mode CMOS pulsed-triggered D Flip-Flop is proposed for binary and multi-valued current-mode CMOS pulsed-triggered D Flip-Flops design. Based on the proposed structure, a Binary Current-Mode CMOS pulse-triggered D Flip-Flop (BCMPDFF), a Ternary Current-Mode CMOS Pulse-triggered D Flip-Flop (TCMPDFF) and a Quaternary Current-Mode CMOS Pulse-triggered D Flip-Flop (QCMPDFF) are designed, respectively, and the designed Flip-Flops can be easily incorporated into single and double edge-triggered design. The HSPICE simulation using TSMC 180 nm CMOS technology show that the designed D Flip-Flops based on the proposed universal structure have the correct logic function. The setup time and hold time of the designed Flip-Flops are optimalized, respectively. Comparing to the published current-mode CMOS master-slave D Flip-Flops, the worst minimum D-Q delay of BCMPDFF and QCMPDFF can be reduced by 56.97% and 54.99%, respectively, comparing to the published current-mode CMOS edge-triggered D Flip-Flops, the worst minimum D-Q delay can be reduced by at least 4.26%. The designed Flip-Flops have the advantage of fewer transistors, relatively simpler structure and higher performance.
引用
收藏
相关论文
共 50 条
  • [21] Low Voltage and Low Power Pulse Flip-Flops in Nanometer CMOS Processes
    Hu, Jianping
    Yu, Xiaoying
    CURRENT NANOSCIENCE, 2012, 8 (01) : 102 - 107
  • [22] THE OPTIMUM DC DESIGN OF FLIP-FLOPS
    RITCHIE, DK
    PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1953, 41 (11): : 1614 - 1617
  • [23] Nanometer Flip-Flops Design in the E-D Space
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 132 - 135
  • [24] Two novel low power and very high speed pulse triggered flip-flops
    Razmdideh, Ramin
    Saneei, Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (12) : 1925 - 1934
  • [25] A comparative analysis of dual edge triggered flip-flops
    Chung, WM
    Sachdev, M
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 564 - 568
  • [26] Transparent Mode Flip-Flops for Collapsible Pipelines
    Hill, Eric L.
    Lipasti, Mikko H.
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 553 - 560
  • [27] Testing of resistive opens in CMOS latches and flip-flops
    Champac, VH
    Zenteno, A
    García, JL
    ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 34 - 40
  • [28] ANALYSIS OF METASTABLE OPERATION IN RS CMOS FLIP-FLOPS
    KACPRZAK, T
    ALBICKI, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (01) : 57 - 64
  • [29] Asynchronous logic design with transition flip-flops
    Cox, DF
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 118 - 121
  • [30] Design flow for radhard TMR Flip-Flops
    Petrovic, Vladimir
    Krstic, Milo
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 203 - 208