Design of current-mode CMOS pulse-triggered d flip-flops

被引:0
|
作者
Institute of Service Engineering, Hangzhou Normal University, Hangzhou [1 ]
311121, China
不详 [2 ]
310027, China
机构
来源
Dianzi Yu Xinxi Xuebao | / 9卷 / 2278-2282期
关键词
Timing circuits - Integrated circuit design - SPICE - Algebra - CMOS integrated circuits;
D O I
10.3724/SP.J.1146.2013.00343
中图分类号
学科分类号
摘要
With the requirements of pulsed-triggered Flip-Flop and the threshold-arithmetic algebraic system, a novel universal structure of current-mode CMOS pulsed-triggered D Flip-Flop is proposed for binary and multi-valued current-mode CMOS pulsed-triggered D Flip-Flops design. Based on the proposed structure, a Binary Current-Mode CMOS pulse-triggered D Flip-Flop (BCMPDFF), a Ternary Current-Mode CMOS Pulse-triggered D Flip-Flop (TCMPDFF) and a Quaternary Current-Mode CMOS Pulse-triggered D Flip-Flop (QCMPDFF) are designed, respectively, and the designed Flip-Flops can be easily incorporated into single and double edge-triggered design. The HSPICE simulation using TSMC 180 nm CMOS technology show that the designed D Flip-Flops based on the proposed universal structure have the correct logic function. The setup time and hold time of the designed Flip-Flops are optimalized, respectively. Comparing to the published current-mode CMOS master-slave D Flip-Flops, the worst minimum D-Q delay of BCMPDFF and QCMPDFF can be reduced by 56.97% and 54.99%, respectively, comparing to the published current-mode CMOS edge-triggered D Flip-Flops, the worst minimum D-Q delay can be reduced by at least 4.26%. The designed Flip-Flops have the advantage of fewer transistors, relatively simpler structure and higher performance.
引用
收藏
相关论文
共 50 条
  • [1] Analysis of current-mode flip-flops in CMOS technologies
    Jiménez, R
    Parra, P
    Sanmartín, PM
    Acosta, AJ
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 515 - 526
  • [2] Structure and design method for pulse-triggered flip-flops at switch level
    戴燕云
    沈继忠
    Journal of Central South University of Technology, 2010, 17 (06) : 1279 - 1284
  • [3] Structure and design method for pulse-triggered flip-flops at switch level
    Dai Yan-yun
    Shen Ji-zhong
    JOURNAL OF CENTRAL SOUTH UNIVERSITY OF TECHNOLOGY, 2010, 17 (06): : 1279 - 1284
  • [4] Structure and design method for pulse-triggered flip-flops at switch level
    Yan-yun Dai
    Ji-zhong Shen
    Journal of Central South University of Technology, 2010, 17 : 1279 - 1284
  • [5] Improving Speed and Power Characteristics of Pulse-Triggered Flip-Flops
    Lanuzza, Marco
    Taco, Ramiro
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [6] Novel Current-mode CMOS Edge-triggered Flip-flops with Low-noise
    Department of Information and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
    不详
    Guti Dianzixue Yanjiu Yu Jinzhan, 2007, 1 (95-99):
  • [7] A Simple Circuit Approach to Improve Speed and Power Consumption in Pulse-Triggered Flip-Flops
    Lanuzza, Marco
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (04) : 445 - 451
  • [8] Area and Power-Delay Efficient State Retention Pulse-triggered Flip-flops with Scan and Reset Capabilities
    Shi, Kaijian
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 170 - 175
  • [9] A new design of double edge triggered flip-flops
    Pedram, M
    Wu, Q
    Wu, XW
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 417 - 421
  • [10] New design of double edge triggered flip-flops
    Univ of Southern California, Los Angeles, United States
    Proc Asia South Pac Des Autom Conf, (417-421):