Novel universal all-digital clock smoothness technique

被引:0
|
作者
Qin, Xiao-Yi [1 ]
Wang, Han-Sheng [1 ]
Zeng, Lie-Guang [1 ]
机构
[1] Lab. on Microwave and Commun., Dept. of Electron. Eng., Tsinghua Univ., Beijing 100084, China
来源
关键词
Calculations - Forecasting - Jitter - Numerical analysis - Phase locked loops - Statistical methods - Synchronization;
D O I
暂无
中图分类号
学科分类号
摘要
As PLLs have some disadvantages such as the narrow synchronizing and pull-in ranges to smooth clocks with low-frequency large-amplitude jitter and wander, this paper presents a novel universal digital clock smoothness technique - the counting prognostication method. The key element of this technique is to use counting results in a cycle to prognosticate numbers in the next cycle. Principles and performance analyses are given to show that it can efficiently smooth jitter and wander, jitter accumulation is small, and the synchronizing and the pull-in range is very wide to smooth different frequencies. In addition, for applications in some special circumstances, the cycle varied counting prognostication method is also presented to diminish the capture time.
引用
收藏
页码:1276 / 1279
相关论文
共 50 条
  • [31] Fast All-Digital Clock Frequency Adaptation Circuit for Voltage Droop Tolerance
    Fugger, Matthias
    Kinali, Attila
    Lenzen, Christoph
    Wiederhake, Ben
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (08) : 2518 - 2531
  • [32] A distributed synchronization of all-digital PLLs network for clock generation in synchronous SOCs
    Shan, Chuan
    Zianbetov, Eldar
    Anceau, Francois
    Billoint, Olivier
    Galayko, Dimitri
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [33] Full-Custom All-Digital Phase Locked Loop For Clock Generation
    Huang, Mu-lee
    Hung, Chung-Chih
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [34] A Novel Stochastic Polar Architecture for All-Digital Transmission
    Andriakopoulos, Chris
    Papachatzopoulos, Kleanthis
    Paliouras, Vassilis
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [35] Novel Fine Tunable Multichannel All-Digital Transmitter
    Silva, Nelson V.
    Oliveira, Arnaldo S. R.
    Carvalho, Nuno Borges
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [36] An All-Digital On-Chip Clock Generator Using Relative Reference Modeling
    Zhao, Huidong
    Sun, Yapeng
    Xie, Zhengzhang
    Qiao, Shushan
    Hei, Yong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [37] All-digital VMCs
    不详
    MANUFACTURING ENGINEERING, 2000, 124 (03): : 54 - 54
  • [38] Multi-Clock Domain Analysis and Modeling of All-Digital Frequency Synthesizers
    Syllaios, Ioannis L.
    Balsara, Poras T.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 153 - 156
  • [39] The all-digital loop
    Verpooten, L
    Vos, E
    BROADBAND ACCESS AND NETWORK MANAGEMENT - NOC '98, 1998, : 110 - 118
  • [40] Design of an all-digital variable length ring oscillator (VLRO) for clock synthesis
    Bui, Hung Tien
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3422 - 3425