Design of an all-digital variable length ring oscillator (VLRO) for clock synthesis

被引:0
|
作者
Bui, Hung Tien [1 ]
机构
[1] Univ Quebec Chicoutimi, Dept Appl Sci, Chicoutimi, PQ, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new architecture for a variable length ring oscillator (VLRO) used in applications such as clock synthesis. With previously proposed VLROs, it was found that a change in length leaves the internal nodes in an unknown state which can cause undesirable behavior. The newly proposed design resolves this problem and guarantees a gtitch-free length-change within a single clock cycle. These features have been validated in simulations using 180nm CMOS technology where a seven-stage VLRO was able to switch between 476MHz, 595MHz and 1.05GHz. The proposed architecture was also validated experimentally on Altera's Cyclone II FPGA.
引用
收藏
页码:3422 / 3425
页数:4
相关论文
共 50 条
  • [1] All-Digital Simple Clock Synthesis Through a Glitch-Free Variable-Length Ring Oscillator
    Perez-Puigdemont, Jordi
    Moll, Francesc
    Calomarde, Antonio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (02) : 90 - 94
  • [2] A high-resolution and glitch-free all-digital variable length ring oscillator design on an FPGA
    Dam Minh Tung
    Nguyen Van Toan
    Lee, Jeong-Gun
    COMPUTERS & ELECTRICAL ENGINEERING, 2019, 74 : 149 - 163
  • [3] All-digital gated ring oscillator ΔΣ modulators
    Yuan, Fei
    Khan, Gul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (03) : 483 - 488
  • [4] All-digital clock deskew buffer with variable duty cycles
    Kao, Shao-Ku
    Liu, Shen-Iuan
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (06): : 753 - 760
  • [5] An all-digital PLL clock multiplier
    Olsson, T
    Nilsson, P
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 275 - 278
  • [6] An All-Digital Despreading Clock Generator
    Lee, I-Ting
    Ku, Shih-Han
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (01) : 16 - 20
  • [7] Design of FinFET based All-Digital DLL for Multiphase Clock Generation
    Kumar, Keerthi M.
    Pasupathy, K. R.
    Bindu, B.
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [8] A crystal-based low-voltage all-digital programmable ring oscillator
    Abdollahi, SR
    Fakhraie, SM
    Kamarei, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 43 (02) : 147 - 157
  • [9] All-Digital PMOS and NMOS Process Variability Monitor Utilizing Shared Buffer Ring and Ring Oscillator
    Iizuka, Tetsuya
    Asada, Kunihiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 627 - 634
  • [10] A Crystal-Based Low-Voltage All-Digital Programmable Ring Oscillator
    S. R. Abdollahi
    S. M. Fakhraie
    M. Kamarei
    Analog Integrated Circuits and Signal Processing, 2005, 43 : 147 - 157