Design of an all-digital variable length ring oscillator (VLRO) for clock synthesis

被引:0
|
作者
Bui, Hung Tien [1 ]
机构
[1] Univ Quebec Chicoutimi, Dept Appl Sci, Chicoutimi, PQ, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new architecture for a variable length ring oscillator (VLRO) used in applications such as clock synthesis. With previously proposed VLROs, it was found that a change in length leaves the internal nodes in an unknown state which can cause undesirable behavior. The newly proposed design resolves this problem and guarantees a gtitch-free length-change within a single clock cycle. These features have been validated in simulations using 180nm CMOS technology where a seven-stage VLRO was able to switch between 476MHz, 595MHz and 1.05GHz. The proposed architecture was also validated experimentally on Altera's Cyclone II FPGA.
引用
收藏
页码:3422 / 3425
页数:4
相关论文
共 50 条
  • [11] All-digital phase locked loop for clock recovery
    Wei, H
    Cheng, T
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 395 - 398
  • [12] An All-Digital Clock Generator for Dynamic Frequency Scaling
    Lin, Wei-Ming
    Chen, Chao-Chyun
    Liu, Shen-Iuan
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 251 - +
  • [13] Novel universal all-digital clock smoothness technique
    Qin, Xiao-Yi
    Wang, Han-Sheng
    Zeng, Lie-Guang
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2001, 29 (09): : 1276 - 1279
  • [14] Gated Ring Oscillator Time Amplifier with Pico-Second Sensitivity and Applications in All-Digital Variable-Gain Time Integrator
    Yuan, Fei
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [15] All-Digital Ring-Oscillator-Based Macro for Sensing Dynamic Supply Noise Waveform
    Ogasahara, Yasuhiro
    Hashimoto, Masanori
    Onoye, Takao
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (06) : 1745 - 1755
  • [16] All-Digital Time Integrator with Bi-Directional Gated Ring Oscillator / Shift Register
    Yuan, Fei
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [17] A 2.57GHz All-Digital Phase-Locked Loop Based on the digital controlled Ring Oscillator
    Ruan Weihua
    Wang Haipeng
    2019 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE 2019), 2019,
  • [18] Design of an All-Digital LVDS Driver
    Lu, Hungwen
    Wang, Hsin-Wen
    Su, Chauchin
    Liu, Chien-Nan Jimmy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1635 - 1644
  • [19] Synthesis of All-Digital Delay Lines
    Moreno, Alberto
    Cortadella, Jordi
    2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2017, : 75 - 82
  • [20] An All-Digital On-Chip PMOS and NMOS Process Variability Monitor Utilizing Shared Buffer Ring and Ring Oscillator
    Iizuka, Tetsuya
    Asada, Kunihiro
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 115 - 120