Design of AB2 in Galois Fields Based on Multiple-Valued Logic

被引:0
|
作者
Wu, Haixia [1 ]
He, Long [1 ]
Li, Xiaoran [1 ]
Bai, Yilong [1 ]
Zhang, Minghao [1 ]
机构
[1] School of Information and Electronics, Beijing Institute of Technology, Beijing,100081, China
基金
中国国家自然科学基金;
关键词
SPICE - Many valued logics - Computer circuits - Integrated circuit design - CMOS integrated circuits;
D O I
10.15918/j.jbit1004-0579.18160
中图分类号
学科分类号
摘要
A new AB2 operation in Galois Field GF(24) is presented and its systolic realization based on multiple-valued logic (MVL) is proposed. The systolic structure of the operation employs multiple-valued current mode (MVCM) by using dynamic source-coupled logic (SCL) to reduce the transistor and wire counts, and the initial delay. The performance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. A comparison is conducted between our proposed implementation and those reported in the literature. The transistor counts, the wire counts and the initial delay in our MVL design show savings of about 23%, 45%, and 72%, in comparison with the corresponding binary CMOS implementation. The systolic architecture proposed is simple, regular, and modular, well suited for very large scale integration (VLSI) implementation. The combination of MVCM circuits and relevant algorithms based on MVL seems to be a potential solution for high performance arithmetic operations in GF (2k). © 2019 Editorial Department of Journal of Beijing Institute of Technology.
引用
收藏
页码:764 / 769
相关论文
共 50 条
  • [1] Design of AB~2 in Galois Fields Based on Multiple-Valued Logic
    Haixia Wu
    Long He
    Xiaoran Li
    Yilong Bai
    Minghao Zhang
    [J]. Journal of Beijing Institute of Technology, 2019, 28 (04) : 764 - 769
  • [2] Multiple-valued logic approach for a Systolic AB2 circuit in Galois field
    Abu-Khader, N
    Siy, P
    [J]. 35th International Symposium on Multiple-Valued Logic, Proceedings, 2005, : 88 - 93
  • [3] Computations in Galois field using multiple-valued logic
    Abu-Khader, N
    Siy, P
    [J]. NAFIPS 2005 - 2005 Annual Meeting of the North American Fuzzy Information Processing Society, 2005, : 787 - 792
  • [4] Systolic Galois field exponentiation in a multiple-valued logic technique
    Abu-Khader, Nabil
    Siy, Pepe
    [J]. INTEGRATION-THE VLSI JOURNAL, 2006, 39 (03) : 229 - 251
  • [5] DESIGN FOR MULTIPLE-VALUED LOGIC GATES BASED ON MESFETS
    TRONT, JG
    GIVONE, DD
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1979, 28 (11) : 854 - 862
  • [6] Design of a Conditional Sum Adder Based on Multiple-Valued Logic
    Wu Haixia
    Zhong Shunan
    Qu Xiaonan
    Xia Qianbin
    Cheng Yueyang
    [J]. 2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 810 - 813
  • [7] Conquering Uncertainty in Multiple-Valued Logic Design
    Denis V. Popel
    [J]. Artificial Intelligence Review, 2003, 20 : 419 - 443
  • [8] Conquering uncertainty in multiple-valued logic design
    Popel, DV
    [J]. ARTIFICIAL INTELLIGENCE REVIEW, 2003, 20 (3-4) : 419 - 443
  • [9] CMOS MULTIPLE-VALUED LOGIC DESIGN .2. FUNCTION REALIZATION
    JAIN, AK
    BOLTON, RJ
    ABDELBARR, MH
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1993, 40 (08) : 515 - 522
  • [10] PARAMETER SPECTRUM IN SPECTRAL MULTIPLE-VALUED LOGIC DESIGN
    ZHANG, GL
    [J]. ELECTRONICS LETTERS, 1983, 19 (06) : 199 - 200