Expanding the time-interleaving design capabilities: A 28 GS/s4-bit time-interleaved current-steering DAC case study

被引:0
|
作者
Michailidis, Anastasios [1 ]
Noulis, Thomas [1 ]
Pavlidis, Vasileios [2 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Phys, Elect Lab, Thessaloniki 54124, Greece
[2] Aristotle Univ Thessaloniki, Dept Elect & Comp Engn, Elect Lab, Thessaloniki 54124, Greece
关键词
Current-steering DAC; Time-interleaved; Current superposition; Transconductance amplifiers;
D O I
10.1016/j.aeue.2024.155399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a novel approach of designing high-speed time-interleaved Digital-to-Analog Converters (DACs), that exploits high-order time-interleaved factors, was proposed. The presented time-interleaving design approach is based on the current superposition principle, capable of expanding the time-interleaved factor of DACs without compromising the conversion linearity and accuracy. For the validation of the proposed design approach, a 28 GS/s 4-bit 4 x Time-Interleaved current-steering DAC was designed using a 22 nm Fully-Depleted Silicon-On-Insulator (FDSOI) CMOS process node. Post-layout simulations were carried out by developing a custom, hybrid RC/RLCk parasitic extraction methodology, capable of capturing all possible layout parasitic effects due to the high conversion speed of the designed DAC. Using the proposed approach, the designed time-interleaved DAC was capable of achieving ENOB>3.83 bits, SFDR>28.7 dBc for f(in)<= 1.75 GHz, with no missing codes and a low power consumption of P-diss=3.1 mW/core.
引用
收藏
页数:11
相关论文
共 25 条
  • [11] A 6.0-GS/s Time-Interleaved DAC Using an Asymmetric Current-Tree Summation Network and Differential Clock Timing Calibration
    Fu, Yushen
    Huang, Chengyu
    Sun, Limeng
    Meng, Weiguang
    Li, Xueqing
    Yang, Huazhong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (02) : 199 - 209
  • [12] A 7-bit 2 GS/s Time-Interleaved SAR ADC With Timing Skew Calibration Based on Current Integrating Sampler
    Jiang, Wenning
    Zhu, Yan
    Chan, Chi-Hang
    Murmann, Boris
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (02) : 557 - 568
  • [13] A 56-GS/s 8-bit Time-Interleaved ADC With ENOB and BW Enhancement Techniques in 28-nm CMOS
    Sun, Kexu
    Wang, Guanhua
    Zhang, Qing
    Elahmadi, Salam
    Gui, Ping
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (03) : 821 - 833
  • [14] A 23-mW 24-GS/s 6-bit Voltage-Time Hybrid Time-Interleaved ADC in 28-nm CMOS
    Xu, Benwei
    Zhou, Yuan
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 1091 - 1100
  • [15] A 12 Bit 500 MS/s Sub-2 Radix SAR ADC for a Time-Interleaved 8 GS/s ADC in 28 nm CMOS
    Buballa, Frowin
    Linnhoff, Sebastian
    Reinhold, Michael
    Gerfers, Friedel
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [16] A 2x Time-Interleaved 28-GS/s 8-Bit 0.03-mm2 Switched-Capacitor DAC in 16-nm FinFET CMOS
    Caragiulo, Pietro
    Mattia, Oscar Elisio
    Arbabian, Amin
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (08) : 2335 - 2346
  • [17] A 4GS/s 8-bit time-interleaved SAR ADC with an energy-efficient architecture in 130 nm CMOS
    Solis, Fredy
    Fernandez Bocco, Alvaro
    Galetto, Agustin C.
    Passetti, Leandro
    Hueda, Mario R.
    Reyes, Benjamin T.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3171 - 3185
  • [18] A 52.5-dB 2x Time-Interleaved 2.8-GS/s SAR ADC With 5-bit/Cycle Time-Domain Quantization and a Compact Signal DAC
    Zhao, Hongzhi
    Zhang, Minglei
    Zhu, Yan
    Martins, Rui P.
    Chan, Chi-Hang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (12) : 3586 - 3597
  • [19] A 7-bit 3.8-GS/s 2-Way Time-Interleaved 4-bit/Cycle SAR ADC 16x Time-Domain Interpolation in 28-nm CMOS
    Li, Dengquan
    Zhao, Xin
    Shen, Yi
    Liu, Shubin
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (09) : 3557 - 3566
  • [20] A 28-nm 8-Bit 16-GS/ DAC With >60 dBc/>40 dBc SFDR Up To 2.3 GHz/5.4 GHz Using 4-Channel NRZ-Output-Overlapped Time-Interleaving
    Chen, Sihao
    Huang, Chengyu
    Sun, Limeng
    Liu, Yang
    Tang, Wenjun
    Fan, Jiaxuan
    Sun, Nan
    Chen, Yong
    Yang, Huazhong
    Li, Xueqing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2025, 72 (02) : 374 - 378