Expanding the time-interleaving design capabilities: A 28 GS/s4-bit time-interleaved current-steering DAC case study

被引:0
|
作者
Michailidis, Anastasios [1 ]
Noulis, Thomas [1 ]
Pavlidis, Vasileios [2 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Phys, Elect Lab, Thessaloniki 54124, Greece
[2] Aristotle Univ Thessaloniki, Dept Elect & Comp Engn, Elect Lab, Thessaloniki 54124, Greece
关键词
Current-steering DAC; Time-interleaved; Current superposition; Transconductance amplifiers;
D O I
10.1016/j.aeue.2024.155399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a novel approach of designing high-speed time-interleaved Digital-to-Analog Converters (DACs), that exploits high-order time-interleaved factors, was proposed. The presented time-interleaving design approach is based on the current superposition principle, capable of expanding the time-interleaved factor of DACs without compromising the conversion linearity and accuracy. For the validation of the proposed design approach, a 28 GS/s 4-bit 4 x Time-Interleaved current-steering DAC was designed using a 22 nm Fully-Depleted Silicon-On-Insulator (FDSOI) CMOS process node. Post-layout simulations were carried out by developing a custom, hybrid RC/RLCk parasitic extraction methodology, capable of capturing all possible layout parasitic effects due to the high conversion speed of the designed DAC. Using the proposed approach, the designed time-interleaved DAC was capable of achieving ENOB>3.83 bits, SFDR>28.7 dBc for f(in)<= 1.75 GHz, with no missing codes and a low power consumption of P-diss=3.1 mW/core.
引用
收藏
页数:11
相关论文
共 25 条
  • [21] A Low-Power 12-bit 2GS/s Time-Interleaved Pipelined-SAR ADC in 28nm CMOS Process
    Wang, Xiao
    Wang, Chengwei
    Li, Fule
    Wang, Zhihua
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [22] A 12-Bit 1.6, 3.2, and 6.4 GS/s 4-b/Cycle Time-Interleaved SAR ADC With Dual Reference Shifting and Interpolation
    Nam, Jae-Won
    Hassanpourghadi, Mohsen
    Zhang, Aoyang
    Chen, Mike Shuo-Wei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (06) : 1765 - 1779
  • [23] A 25-GS/s 6-bit time-interleaved SAR ADC with design-for-test memory in 40-nm low-leakage CMOS
    Zhao, Long
    Li, Bao
    Cheng, Yuhua
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (06) : 829 - 845
  • [24] An 8GS/s Time-Interleaved SAR ADC with Unresolved Decision Detection Achieving-58dBFS Noise and 4GHz Bandwidth in 28nm CMOS
    Keane, John P.
    Guilar, Nathaniel J.
    Stepanovic, Dusan
    Wuppermann, Bernd
    Wu, Charles
    Tsang, Cheongyuen W.
    Neff, Robert
    Nishimura, Ken
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 284 - 284
  • [25] A Low-Power 10-Bit 2GS/s Hybrid Time-Interleaved Digital-to-Analog Converter with a New Neutrolized-Glitch Unit Current Cell in 65 nm CMOS Technology
    Ghasemi, Razieh
    Karami, Mohammad Azim
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7472 - 7497