Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms

被引:6
|
作者
Zhao, Guangchao [1 ,2 ]
Zeng, Zhiwei [3 ]
Wang, Xingli [2 ]
Qoutb, Abdelrahman G. [4 ]
Coquet, Philippe [2 ,5 ]
Friedman, Eby G. [4 ]
Tay, Beng Kang [1 ,2 ]
Huang, Mingqiang [3 ]
机构
[1] Nanyang Technol Univ, Ctr Micro & Nanoelect CMNE, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, CNRS Int NTU THALES Res Alliance CINTRA, UMI 3288, Singapore 639798, Singapore
[3] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[4] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[5] Univ Lille, Inst Elect Microelect & Nanotechnol IEMN, CNRS UMR 8520, F-59000 Lille, France
基金
中国国家自然科学基金;
关键词
Multi-valued logic; ternary arithmetic circuits; ternary adders; ternary multipliers; CMOS based ternary logic; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; SYNTHESIS METHODOLOGY; DESIGN; ADDER;
D O I
10.1109/TETC.2023.3321050
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-valued logic (MVL) circuits, especially the ternary logic circuits, have attracted great attention in recent years due to their higher information density than binary logic systems. However, the basic construction method for MVL circuit standard cells and the CMOS fabrication possibility/compatibility issues are still to be addressed. In this work, we propose various ternary arithmetic circuits (adders and multipliers) with embedded ternary arithmetic algorithms to improve the efficiency. First, ternary cycling gates are designed to optimize both the arithmetic algorithms and logic circuits of ternary adders. Second, optimized ternary Boolean truth table is used to simplify the circuit complexity. Third, high-speed ternary Wallace tree multipliers are implemented with task dividing policy. Significant improvements in propagation delay and power-delay-product (PDP) have been achieved as compared with previous works. In particular, the ternary full adder shows 11 aJ PDP at 0.5 GHz, which is the best result among all the reported works using the same simulation platform. And an average PDP improvement of 36.8% in the ternary multiplier is also achieved. Furthermore, the proposed methods have been successfully explored using standard CMOS 180nm silicon devices, indicating its great potential for the practical application of ternary computing in the near future.
引用
收藏
页码:826 / 839
页数:14
相关论文
共 50 条
  • [1] Design of Ternary Logic and Arithmetic Circuits Using GNRFET
    Sandhie, Zarin Tasnim
    Ahmed, Farid Uddin
    Chowdhury, Masud H.
    IEEE OPEN JOURNAL OF NANOTECHNOLOGY, 2020, 1 : 77 - 87
  • [2] MULTIPLICATIVE ALGORITHMS FOR TERNARY ARITHMETIC USING BINARY LOGIC
    BARAK, AB
    IEEE TRANSACTIONS ON COMPUTERS, 1977, 26 (08) : 823 - 826
  • [3] A Ternary Arithmetic and Logic
    Profeanu, Ion
    WORLD CONGRESS ON ENGINEERING, WCE 2010, VOL I, 2010, : 193 - 196
  • [4] Energy efficient design of unbalanced ternary logic gates and arithmetic circuits using CNTFET
    Khurshid, Tabassum
    Singh, Vikram
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 163
  • [5] Carbon Nanotube Field Effect Transistor Switching Logic for Designing Efficient Ternary Arithmetic Circuits
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (02) : 118 - 129
  • [6] CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 217 - 225
  • [7] A CONSTRUCTION OF TERNARY LOGIC CIRCUITS
    MINE, H
    HASEGAWA, T
    IKEDA, M
    SHINTANI.Y
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1968, 51 (12): : 133 - &
  • [8] An Efficient Design Methodology for CNFET based Ternary Logic Circuits
    Vudadha, Chetan
    Phaneendra, Sai P.
    Srinivas, M. B.
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2016, : 278 - 283
  • [9] Design of Encoder for Ternary Logic Circuits
    Saidutt, Viswa P.
    Srinivas, V
    Phaneendra, Sai P.
    Muthukrishnan, Moorthy N.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 85 - 88
  • [10] A review on the design of ternary logic circuits*
    Wang, Xiao-Yuan
    Dong, Chuan-Tao
    Wu, Zhi-Ru
    Cheng, Zhi-Qun
    CHINESE PHYSICS B, 2021, 30 (12)