LLD: Lightweight Latency Decrease Scheme of LDPC Hard Decision Decoding for 3-D TLC NAND Flash Memory

被引:0
|
作者
Wei, Debao [1 ]
Wang, Yongchao [1 ]
Feng, Hua [2 ,3 ]
Xiang, Huqi [1 ]
Qiao, Liyan [1 ]
机构
[1] Harbin Inst Technol, Sch Elect & Informat Engn, Harbin 150080, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
关键词
Flash memories; Decoding; Iterative decoding; Reliability; Optimization; Data models; Threshold voltage; NAND flash memory; LDPC codes; hard decision level; iteration; DESIGN; READ; PERFORMANCE;
D O I
10.1109/TCSI.2024.3438789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The low-density parity-check code (LDPC) has been widely used to significantly enhance the reliability of 3-D NAND flash memory. However, in cases where the raw bit error rate (RBER) of the data is high, it not only demands more sense levels but also requires a large number of iterations, leading to a notable read latency issue. To mitigate this challenge, this paper introduces an innovative lightweight latency decrease (LLD) scheme. Initially, by examining the correlation between the number of iterations and the hard decision level (HDL), a functional model that encapsulates the relationship between iteration and offset is established. Building upon this model, the all-wordlines latency decrease (AWLD) scheme is proposed. In an effort to further decrease latency, an in-depth analysis of the similarities among different wordlines within a flash memory block is conducted, leading to the development of an optimized one-wordline lightweight latency decrease (OWLLD) scheme. For scenarios involving random reading of small data volumes, the interplay between function models of various overlapping regions is delved into, which ultimately results in the proposal of a further optimized one-page lightweight latency decrease (OPLLD) scheme. Experimental findings reveal that the OPLLD scheme can enhance the iterative performance of LDPC by up to 94.63% and reduce latency by up to 66.89 % compared to traditional algorithms, while incurring minimal storage and computational overhead. This clearly indicates that the proposed scheme substantially enhances the read latency performance of LDPC in flash memory.
引用
收藏
页码:4611 / 4623
页数:13
相关论文
共 50 条
  • [1] Interleaved LDPC Decoding Scheme Improves 3-D TLC NAND Flash Memory System Performance
    Yu, Xiaolei
    He, Jing
    Zhang, Bo
    Wang, Xianliang
    Li, Qianhui
    Wang, Qi
    Huo, Zongliang
    Ye, Tianchun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (11) : 4191 - 4204
  • [2] Improving LDPC Decoding Performance for 3D TLC NAND Flash by LLR Optimization Scheme for Hard and Soft Decision
    Cui, Lanlan
    Wu, Fei
    Liu, Xiaojian
    Zhang, Meng
    Xiao, Renzhi
    Xie, Changsheng
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2022, 27 (01)
  • [3] Using Error Modes Aware LDPC to Improve Decoding Performance of 3-D TLC NAND Flash
    Wu, Fei
    Zhang, Meng
    Du, Yajuan
    Liu, Weihua
    Lu, Zuo
    Wan, Jiguang
    Tan, Zhihu
    Xie, Changsheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (04) : 909 - 921
  • [4] Space Program Scheme for 3-D NAND Flash Memory Specialized for the TLC Design
    Kang, Ho-Jung
    Choi, Nagyong
    Lee, Dong Hwan
    Lee, Tackhwi
    Chung, Sungyong
    Bae, Jong-Ho
    Park, Byung-Gook
    Lee, Jong-Ho
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 201 - 202
  • [5] LIAD: A Method for Extending the Effective Time of 3-D TLC NAND Flash Hard Decision
    Yu, Xiaolei
    He, Jing
    Li, Qianhui
    Zhang, Bo
    Wang, Xianliang
    Yang, Liu
    Ye, Tianchun
    Wang, Qi
    Huo, Zongliang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (05) : 1705 - 1717
  • [6] Hybrid hard-/soft-decision LDPC decoding strategy for NAND flash memory
    Wenzhe Zhao
    Guiqiang Dong
    Hongbin Sun
    Tong Zhang
    Nanning Zheng
    Chinese Science Bulletin, 2014, 59 (28) : 3554 - 3561
  • [7] Hybrid hard-/soft-decision LDPC decoding strategy for NAND flash memory
    Zhao, Wenzhe
    Dong, Guiqiang
    Sun, Hongbin
    Zhang, Tong
    Zheng, Nanning
    CHINESE SCIENCE BULLETIN, 2014, 59 (28): : 3554 - 3561
  • [8] Investigation of Retention Noise for 3-D TLC NAND Flash Memory
    Wang, Kunliang
    Du, Gang
    Lun, Zhiyuan
    Liu, Xiaoyan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 150 - 157
  • [9] CooECC: A Cooperative Error Correction Scheme to Reduce LDPC Decoding Latency in NAND Flash
    Zhang, Meng
    Wu, Fei
    Du, Yajuan
    Yang, Chengmo
    Xie, Changsheng
    Wan, Jiguang
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 657 - 664
  • [10] Lightweight Read Reference Voltage Calibration Strategy for Improving 3-D TLC NAND Flash Memory Reliability
    Feng, Hua
    Wei, Debao
    Wang, Yongchao
    Song, Yu
    Piao, Zhelong
    Qiao, Liyan
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2023, 23 (03) : 370 - 379