Combining Built-In Redundancy Analysis with ECC for Memory Testing

被引:0
|
作者
Romain, Luc [1 ]
Nordmann, Paul-Patrick [2 ]
Nadeau-Dostie, Benoit [1 ]
Schramm, Lori [3 ]
Keim, Martin [4 ]
机构
[1] Siemens Digital Ind Software, Ottawa, ON, Canada
[2] Siemens Digital Ind Software, Hamburg, Germany
[3] Siemens Digital Ind Software, Atlanta, GA USA
[4] Siemens Digital Ind Software, Orlando, FL USA
来源
IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024 | 2024年
关键词
Error Correction Codes (ECC); Built-In Redundancy Analysis (BIRA); Built-In Self Repair (BISR);
D O I
10.1109/ETS61313.2024.10567190
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Error Correction Codes (ECC) in current designs typically serve two purposes. For emerging non-volatile memory types (NVM), such as embedded magnetoresistive random access memory (eMRAM), ECC is necessary to counter the probabilistic behavior of the NVM, rendering the combined NVM/ECC a deterministic memory again. The second and much more prominent usage of ECC today is to protect the system against transient faults in the memory, here typically for SRAMs. On the other hand, new defect types for such emerging memories and new technology nodes may exceed reasonable costs of conventional row and column repair. To improve yield, users explore ECC as an option to augment the repair capability of the memory. This paper brings such an augmentation into a standard memory test and repair flow. It allows a user-defined, post silicon trade-off of using all or parts of the corrective power of the ECC for yield improvements and/or for system protection. Experimental results underline the very low area cost of this augmentation.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Tuning circuits in systems of built-in testing
    Nurutginov, Sh.P.
    Stolov, E.L.
    Avtomatika i Telemekhanika, 1995, (03): : 179 - 183
  • [42] BUILT-IN SELF TESTING OF EMBEDDED MEMORIES
    JAIN, SK
    STROUD, CE
    IEEE DESIGN & TEST OF COMPUTERS, 1986, 3 (05): : 27 - 37
  • [43] Built-in current sensor for ΔIDDQ testing
    Vázquez, JR
    de Gyvez, JP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 511 - 518
  • [44] A CLASS OF TEST GENERATORS FOR BUILT-IN TESTING
    ABOULHAMID, ME
    CERNY, E
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (10) : 957 - 959
  • [45] Thermocouples with Built-In Self-testing
    Su Jun
    Orest Kochan
    Roman Kochan
    International Journal of Thermophysics, 2016, 37
  • [46] ADJUSTABLE CIRCUITS IN BUILT-IN TESTING SYSTEMS
    NURUTDINOV, SR
    STOLOV, EL
    AUTOMATION AND REMOTE CONTROL, 1995, 56 (03) : 452 - 456
  • [47] Built-In Hardware for Analog Circuitry Testing
    Assaf, Mansour H.
    Fathi, Maryam
    CERMA 2008: ELECTRONICS, ROBOTICS AND AUTOMOTIVE MECHANICS CONFERENCE, PROCEEDINGS, 2008, : 14 - +
  • [48] Thermocouples with Built-In Self-testing
    Jun, Su
    Kochan, Orest
    Kochan, Roman
    INTERNATIONAL JOURNAL OF THERMOPHYSICS, 2016, 37 (04) : 1 - 9
  • [49] Built-in self-testing of micropipelines
    Petlin, OA
    Furber, SB
    THIRD INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 1997, : 22 - 29
  • [50] Built-in soil analysis
    Valenti, M
    MECHANICAL ENGINEERING, 1996, 118 (12) : 10 - 10