Fast Settling Phase-Locked Loops: A Comprehensive Survey of Applications and Techniques

被引:1
|
作者
Ali, Zeeshan [1 ,2 ]
Paliwal, Pallavi [1 ,3 ]
Ahmad, Meraj [2 ]
Heidari, Hadi [2 ]
Gupta, Shalabh [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Mumbai 400076, India
[2] Univ Glasgow, Sch Engn, Microelect Lab, Glasgow City G12 8QQ, Scotland
[3] Ericsson, S-22362 Lund, Sweden
基金
英国工程与自然科学研究理事会; “创新英国”项目;
关键词
Phase locked loops; Radar imaging; Voltage-controlled oscillators; Voltage control; Table lookup; Resource management; Qubit; Program processors; Phase frequency detectors; Communication standards; Gear-shift mechanism; jitter; phase locked loop; quantum; radar; settling time; tuning range; digital PLL; sub-sampling PLL; bang-bang PLL; SUB-SAMPLING PLL; ALL-DIGITAL PLL; BANG-BANG PLL; FAST-LOCKING; CHARGE-PUMP; FREQUENCY-SYNTHESIZER; VITAL SIGN; RANGE; RADAR; GHZ;
D O I
10.1109/MCAS.2024.3383809
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fast settling phase locked loops (PLLs) play a pivotal role in many applications requiring rapid attainment of a stable frequency and phase. In modern communication standards, these PLLs are extensively utilized to guarantee precise compliance with dynamic resource allocation requirements. In processors, these PLLs manage dynamic voltage frequency scaling. Moreover, the fast-settling PLLs expedite the scanning of frequency spectra in sophisticated electronic radar set-ups, proving particularly advantageous for imaging and scanning radar applications. The rapid response exhibited by these PLLs is also harnessed in quantum technologies, catering to the urgent need for precise frequency adjustments to manipulate qubit states effectively. The strategies employed to attain fast-settling PLLs are primarily classified into five broad techniques in this article: enhanced phase frequency detection, hybrid multiple subsystems, VCO start-up, gear shift, and look-up table or finite state machine. This article explores the fundamental operational principles encompassing these techniques and presents optimal settling times for each method reported in the literature. Finally, the architectures utilizing these techniques will be evaluated based on their figure of merit (FoM), settling time, and tuning range.
引用
收藏
页码:62 / 79
页数:18
相关论文
共 50 条
  • [1] Stability Analysis for Fast Settling Switched Digital Phase-Locked Loops (DPLLs)
    Ali, Zeeshan
    Paliwal, Pallavi
    Raj, Phani
    Anand, Deepak
    Pal, Debasattam
    Gupta, Shalabh
    IEEE CONTROL SYSTEMS LETTERS, 2023, 7 : 1393 - 1398
  • [2] A SURVEY OF DIGITAL PHASE-LOCKED LOOPS
    LINDSEY, WC
    CHIE, CM
    PROCEEDINGS OF THE IEEE, 1981, 69 (04) : 410 - 431
  • [3] An Edge Missing Compensator for Fast Settling Wide Locking Range Phase-Locked Loops
    Lin, Chi-Sheng
    Chien, Ting-Hsu
    Wey, Chin-Long
    Huang, Chun-Ming
    Juang, Ying-Zong
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3102 - 3110
  • [4] Fast Lock Scheme for Phase-Locked Loops
    Bashir, Amir
    Li, Jing
    Ivatury, Kiran
    Khan, Naveed
    Gala, Nirav
    Familia, Noam
    Mohammed, Zulfiqar
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 319 - +
  • [5] Time-Mode Techniques for Fast-Locking Phase-Locked Loops
    Jarrett-Amor, Durand
    Park, Young Jun
    Yuan, Fei
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1790 - 1793
  • [6] Designing phase-locked loops for instrumentation applications
    Clarke, DW
    MEASUREMENT, 2002, 32 (03) : 205 - 227
  • [7] Intelligent Phase-Locked Loops for Automotive Applications
    Gowda, Mukunda Byre
    Biradar, R. C.
    Kotgire, Mohan Kumar
    EMERGING RESEARCH IN ELECTRONICS, COMPUTER SCIENCE AND TECHNOLOGY, ICERECT 2018, 2019, 545 : 885 - 894
  • [8] Phase-locked loops
    Bateman, C
    ELECTRONICS WORLD, 2000, 106 (1769): : 392 - 395
  • [9] Phase-locked loop techniques - A survey
    Hsieh, GC
    Hung, JC
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1996, 43 (06) : 609 - 615
  • [10] PHASE-LOCKED LOOPS
    GUPTA, SC
    PROCEEDINGS OF THE IEEE, 1975, 63 (02) : 291 - 306