Fast Settling Phase-Locked Loops: A Comprehensive Survey of Applications and Techniques

被引:1
|
作者
Ali, Zeeshan [1 ,2 ]
Paliwal, Pallavi [1 ,3 ]
Ahmad, Meraj [2 ]
Heidari, Hadi [2 ]
Gupta, Shalabh [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Mumbai 400076, India
[2] Univ Glasgow, Sch Engn, Microelect Lab, Glasgow City G12 8QQ, Scotland
[3] Ericsson, S-22362 Lund, Sweden
基金
英国工程与自然科学研究理事会; “创新英国”项目;
关键词
Phase locked loops; Radar imaging; Voltage-controlled oscillators; Voltage control; Table lookup; Resource management; Qubit; Program processors; Phase frequency detectors; Communication standards; Gear-shift mechanism; jitter; phase locked loop; quantum; radar; settling time; tuning range; digital PLL; sub-sampling PLL; bang-bang PLL; SUB-SAMPLING PLL; ALL-DIGITAL PLL; BANG-BANG PLL; FAST-LOCKING; CHARGE-PUMP; FREQUENCY-SYNTHESIZER; VITAL SIGN; RANGE; RADAR; GHZ;
D O I
10.1109/MCAS.2024.3383809
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fast settling phase locked loops (PLLs) play a pivotal role in many applications requiring rapid attainment of a stable frequency and phase. In modern communication standards, these PLLs are extensively utilized to guarantee precise compliance with dynamic resource allocation requirements. In processors, these PLLs manage dynamic voltage frequency scaling. Moreover, the fast-settling PLLs expedite the scanning of frequency spectra in sophisticated electronic radar set-ups, proving particularly advantageous for imaging and scanning radar applications. The rapid response exhibited by these PLLs is also harnessed in quantum technologies, catering to the urgent need for precise frequency adjustments to manipulate qubit states effectively. The strategies employed to attain fast-settling PLLs are primarily classified into five broad techniques in this article: enhanced phase frequency detection, hybrid multiple subsystems, VCO start-up, gear shift, and look-up table or finite state machine. This article explores the fundamental operational principles encompassing these techniques and presents optimal settling times for each method reported in the literature. Finally, the architectures utilizing these techniques will be evaluated based on their figure of merit (FoM), settling time, and tuning range.
引用
收藏
页码:62 / 79
页数:18
相关论文
共 50 条
  • [31] On phase-locked loops and Kalman filters
    Patapoutian, A
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1999, 47 (05) : 670 - 672
  • [32] HOW TO DESIGN PHASE-LOCKED LOOPS
    不详
    MICROWAVES, 1978, 17 (09): : 102 - 102
  • [33] CYCLE SLIPPING IN PHASE-LOCKED LOOPS
    TAUSWORTHE, R
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1967, CO15 (03): : 417 - +
  • [34] Advanced Digital Phase-Locked Loops
    Levantino, Salvatore
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [35] ON OPTIMUM DIGITAL PHASE-LOCKED LOOPS
    GUPTA, SC
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1968, CO16 (02): : 340 - &
  • [36] A Digital BIST for Phase-Locked Loops
    Sliech, Kevin
    Margala, Martin
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 134 - 142
  • [37] TRANSIENT EVENTS IN PHASE-LOCKED LOOPS
    PARK, JL
    AUSTRALIAN TELECOMMUNICATION RESEARCH, 1977, 11 (03): : 13 - 22
  • [38] INCREASING VERSATILITY OF PHASE-LOCKED LOOPS
    CHEUNG, WN
    ELECTRONIC ENGINEERING, 1978, 50 (610): : 51 - &
  • [39] Characterization and verification of phase-locked loops
    Egan, T
    Mourad, S
    IMTC/2001: PROCEEDINGS OF THE 18TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3: REDISCOVERING MEASUREMENT IN THE AGE OF INFORMATICS, 2001, : 1697 - 1702
  • [40] LOCK DETECTION IN PHASE-LOCKED LOOPS
    STENSBY, J
    SIAM JOURNAL ON APPLIED MATHEMATICS, 1992, 52 (05) : 1469 - 1475