Feedback Enhanced Area-Efficient ESD Power Clamp Circuit

被引:0
|
作者
Yang, Zhaonian [1 ]
Wei, Liyao [1 ]
Kai, Gaoxiang [1 ]
Pu, Shi [2 ]
Wang, Biyun [1 ]
Liu, Jing [1 ]
Yang, Yuan [1 ]
Yu, Ningmei [1 ]
机构
[1] Xian Univ Technol, Shaanxi Key Lab Complex Syst Control & Intelligent, Yanan 710048, Peoples R China
[2] Xian Xiangteng Microelect Co Ltd, Xian 710068, Peoples R China
基金
中国国家自然科学基金;
关键词
Clamps; Electrostatic discharges; Layout; MOSFET; Logic gates; MOSFET circuits; Integrated circuit modeling; Clamp circuit; electrostatic discharge (ESD); feedback; parasitic capacitance; PROTECTION;
D O I
10.1109/TED.2024.3418305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a feedback-enhanced power clamp circuit for ON-chip electrostatic discharge (ESD) protection is proposed and verified using silicon data. To conserve the layout area, the conventional MOSFET capacitor is replaced with a parasitic n-well/p-substrate junction capacitor to detect ESD events. The feedback mechanism is carefully designed to prolong the turn-on duration of the clamp circuit, thereby enhancing the ESD robustness. Experimental results show that the proposed clamp, featuring a 2000 $\mu$ m wide clamping MOSFET, achieves a comparable transmission line pulsing (TLP) failure current of approximately 9.5 A when compared to the conventional RC triggered counterparts. Simultaneously, it reduces the layout area, enhances false triggering immunity, and enhances the robustness during long pulse events.
引用
收藏
页码:4504 / 4509
页数:6
相关论文
共 50 条
  • [21] A Novel SOI IGBT for Power-Rail ESD Clamp Circuit
    Zhu, Jing
    Qian, Qinsong
    Sun, Weifeng
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 103 - 106
  • [22] Diode triggered ESD power clamp circuit with accurate discharge duration
    Yang, Zhaonian
    Zhang, Yue
    Yang, Yuan
    Yu, Ningmei
    ELECTRONICS LETTERS, 2016, 52 (11) : 949 - U223
  • [23] MOSFET/TFET Mixed Power Clamp Circuit For ESD and Surge Protection
    Yang, Zhaonian
    Yue, Yaping
    Pu, Shi
    Yang, Xiaohan
    Zhang, Yue
    2022 INTERNATIONAL EOS/ESD SYMPOSIUM ON DESIGN AND SYSTEM (IEDS), 2022,
  • [24] Characteristics analysis and optimization design of a new ESD power clamp circuit
    Liu, Hongxia
    Tang, Baojun
    Hao, Yue
    MICROELECTRONICS RELIABILITY, 2010, 50 (08) : 1087 - 1093
  • [25] Area-efficient transient power-rail electrostatic discharge clamp circuit with mis-triggering immunity in a 65-nm CMOS process
    Yuan WANG
    Guangyi LU
    Haibing GUO
    Jian CAO
    Song JIA
    Xing ZHANG
    ScienceChina(InformationSciences), 2016, 59 (04) : 112 - 120
  • [26] Area-efficient transient power-rail electrostatic discharge clamp circuit with mis-triggering immunity in a 65-nm CMOS process
    Wang, Yuan
    Lu, Guangyi
    Guo, Haibing
    Cao, Jian
    Jia, Song
    Zhang, Xing
    SCIENCE CHINA-INFORMATION SCIENCES, 2016, 59 (04)
  • [27] ESD power clamp with adjustable trigger voltage for RF power amplifier integrated circuit
    Chaudhry, Iqbal
    Peachey, Nathaniel
    2016 38TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2016,
  • [28] On area-efficient low power array multipliers
    Wang, YK
    Jiang, YT
    Sha, E
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1429 - 1432
  • [29] Low-power area-efficient high-speed I/O circuit techniques
    Lee, MJE
    Dally, WJ
    Chiang, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1591 - 1599
  • [30] Design of an Area-Efficient and Low-Power Hierarchical NoC Architecture Based on Circuit Switching
    Kim, Woo Joo
    Lee, Sung Hee
    Hwang, Sun Young
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (03) : 890 - 899