Feedback Enhanced Area-Efficient ESD Power Clamp Circuit

被引:0
|
作者
Yang, Zhaonian [1 ]
Wei, Liyao [1 ]
Kai, Gaoxiang [1 ]
Pu, Shi [2 ]
Wang, Biyun [1 ]
Liu, Jing [1 ]
Yang, Yuan [1 ]
Yu, Ningmei [1 ]
机构
[1] Xian Univ Technol, Shaanxi Key Lab Complex Syst Control & Intelligent, Yanan 710048, Peoples R China
[2] Xian Xiangteng Microelect Co Ltd, Xian 710068, Peoples R China
基金
中国国家自然科学基金;
关键词
Clamps; Electrostatic discharges; Layout; MOSFET; Logic gates; MOSFET circuits; Integrated circuit modeling; Clamp circuit; electrostatic discharge (ESD); feedback; parasitic capacitance; PROTECTION;
D O I
10.1109/TED.2024.3418305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a feedback-enhanced power clamp circuit for ON-chip electrostatic discharge (ESD) protection is proposed and verified using silicon data. To conserve the layout area, the conventional MOSFET capacitor is replaced with a parasitic n-well/p-substrate junction capacitor to detect ESD events. The feedback mechanism is carefully designed to prolong the turn-on duration of the clamp circuit, thereby enhancing the ESD robustness. Experimental results show that the proposed clamp, featuring a 2000 $\mu$ m wide clamping MOSFET, achieves a comparable transmission line pulsing (TLP) failure current of approximately 9.5 A when compared to the conventional RC triggered counterparts. Simultaneously, it reduces the layout area, enhances false triggering immunity, and enhances the robustness during long pulse events.
引用
收藏
页码:4504 / 4509
页数:6
相关论文
共 50 条
  • [31] Area-efficient circuit based on matrix-driving in multi-output power IC
    Huang, Yong
    Zhou, Xin
    Qiao, Ming
    Zhang, Bo
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [32] Enhanced 3 ' VDD-tolerant ESD clamp circuit with stacked configuration
    Li, Xiaoyun
    Chen, Houpeng
    Wang, Qian
    Li, Xi
    Lei, Yu
    Zhang, Qi
    Fan, Xi
    Hu, Jiajun
    Tian, Zhen
    Song, Zhitang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 7
  • [33] Design and Analysis of an Area-Efficient High Holding Voltage ESD Protection Device
    Zeng, Jie
    Dong, Shurong
    Liou, Juin J.
    Han, Yan
    Zhong, Lei
    Wang, Weihuai
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (02) : 606 - 614
  • [34] Area-Efficient Silicon Carbide SCR Device for On-Chip ESD Protection
    Lai, Pengyu
    Wang, Hui
    Abbasi, Affan
    Roy, Sajib
    Rashid, Arman
    Mantooth, Alan
    Chen, Zhong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (06) : 3022 - 3028
  • [35] PMOS-based power-rail ESD clamp circuit with adjustable holding voltage controlled by ESD detection circuit
    Yeh, Chih-Ting
    Ker, Ming-Dou
    MICROELECTRONICS RELIABILITY, 2013, 53 (02) : 208 - 214
  • [36] Area-Efficient Embedded Resistor-Triggered SCR with High ESD Robustness
    Hou, Fei
    Du, Feibo
    Yang, Kai
    Liu, Jizhi
    Liu, Zhiwei
    ELECTRONICS, 2019, 8 (04):
  • [37] Novel area-efficient techniques for improving ESD performance of Drain extended transistors
    Appaswamy, Aravind
    Farbiz, Farzan
    Salman, Akram
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [38] Area-Efficient and Power-Efficient Binary to BCD Converters
    Rangisetti, Rathan
    Joshi, Ashish
    Nikoubin, Tooraj
    2015 6TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2015, : 355 - 361
  • [39] A Power Clamp Circuit Using Current Mirror for On-chip ESD Protection
    Lu, Guangyi
    Wang, Yuan
    Zhang, Xuelin
    Jia, Song
    Zhang, Ganggang
    Zhang, Xing
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 887 - 889
  • [40] A False Trigger-Strengthened and Area-Saving Power-Rail Clamp Circuit with High ESD Performance
    Ma, Boyang
    Chen, Shupeng
    Wang, Shulong
    Qian, Lingli
    Han, Zeen
    Huang, Wei
    Fu, Xiaojun
    Liu, Hongxia
    MICROMACHINES, 2023, 14 (06)