Double Self-Aligned Contact Patterning Scheme for 3D Stacked Logic and Memory Devices

被引:0
|
作者
Vincent, B. [1 ]
Wen, S. [2 ]
Ervin, J. [2 ]
机构
[1] Lam Res, 3 Ave Quebec, F-91140 Villebon Sur Yvette, France
[2] Lam Res, Fremont, CA USA
关键词
D O I
10.1117/12.3009858
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a new patterning scheme that allows self-alignment of active area contacts at different z-elevations. This patterning approach can be used for various types of 3D logic and memory devices. From an incoming structure using a stack of materials with different etch selectivity, some local metal braces are first introduced at certain targeted elevations and provide a first level of contact to active device materials. The brace formations require diverse etch selectivity for the selected dielectric materials, ultra-conformal metal deposition techniques for use on buried/covered structures, and anisotropic metal etching steps. A second level of contact is then made to access those braces by using via and cavity etches followed by metal fill. This multi-level contact patterning technique is further described in this paper by first using a generic example, and then by looking at two specific applications for logic and memory, with new CFET and staircase contacting schemes, respectively.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Layout Decomposition of Self-Aligned Double Patterning for 2D Random Logic Patterning
    Ban, Yongchan
    Miloslavsky, Alex
    Lucas, Kevin
    Choi, Soo-Han
    Park, Chul-Hong
    Pan, David Z.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION V, 2011, 7974
  • [2] Decomposition Strategies for Self-Aligned Double Patterning
    Ma, Yuansheng
    Sweis, Jason
    Bencher, Chris
    Dai, Huixiong
    Chen, Yongmei
    Cain, Jason P.
    Deng, Yunfei
    Kye, Jongwook
    Levinson, Harry J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
  • [3] Self-aligned 3D shadow-mask technique for patterning deeply recessed surfaces of MEMS devices
    Brugger, J
    Andreoli, C
    Despont, M
    Drechsler, U
    Rothuizen, H
    Vettiger, P
    EUROSENSORS XII, VOLS 1 AND 2, 1998, : 19 - 22
  • [4] Self-Aligned Double-Patterning Aware Legalization
    Xiang, Hua
    Nam, Gi-Joon
    Tellez, Gustavo
    Ramji, Shyam
    Xu, Xiaoqing
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1145 - 1150
  • [5] A HOLISTIC STUDY ON METAL PITCH UNIFORMITY CONTROL IN THE SCHEME OF SELF-ALIGNED DOUBLE PATTERNING
    Liu, Zhao
    INTERNATIONAL CONFERENCE ON EXTREME ULTRAVIOLET LITHOGRAPHY 2023, 2023, 12750
  • [6] Self-Aligned Double Patterning (SADP) Layout Decomposition
    Mirsaeedi, Minoo
    Torres, J. Andres
    Anis, Mohab
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 103 - 109
  • [7] Self-Aligned Double and Quadruple Patterning Layout Principle
    Nakayama, Koichi
    Kodama, Chikaaki
    Kotani, Toshiya
    Nojima, Shigeki
    Mimotogi, Shoji
    Miyamoto, Shinji
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [8] Redundant Via Insertion in Self-Aligned Double Patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XI, 2017, 10148
  • [9] Investigation of 3D Photoresist Profile Effect in Self-Aligned Patterning through Virtual Fabrication
    Akbulut, Mustafa B.
    Gu, Jiangjiang
    Pap, Andras
    Allampalli, Vasanth
    Faken, Daniel
    Ervin, Joseph
    Greiner, Ken
    Fried, David
    OPTICAL MICROLITHOGRAPHY XXX, 2017, 10147
  • [10] New alignment mark designs in single patterning and self-aligned double patterning
    Zhang, Libin
    Dong, Lisong
    Su, Xiaojing
    Wei, Yayi
    Ye, Tianchun
    MICROELECTRONIC ENGINEERING, 2017, 179 : 18 - 24