Design of a Sigma-Delta Analog-to-Digital Converter Cascade Decimation Filter

被引:0
|
作者
Ye, Mao [1 ,2 ]
Liu, Zitong [1 ,2 ]
Zhao, Yiqiang [1 ,2 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[2] Tianjin Key Lab Imaging & Sensing Microelect, Tianjin 300072, Peoples R China
关键词
digital decimation filter; sigma-delta; CIC filter; PSO algorithm; half-band filter; COMPENSATOR;
D O I
10.3390/electronics13112090
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the current mainstream high-precision ADC architecture, sigma-delta ADC is extensively employed in a wide range of domains and applications. This paper presents the design of a highly efficient cascaded digital decimation filter for sigma-delta ADCs, emphasizing the suppression of high folding band noise and the achievement of a flat passband. Additionally, this study addresses the critical balance between filter performance and power consumption. An inserting zero (IZ) filter is incorporated into a cascaded integrator comb (CIC) filter to enhance aliasing suppression. The IZ filter and compensation filter are optimized using the particle swarm optimization (PSO) algorithm to achieve greater noise attenuation and smaller passband ripple. The designed filter achieves a noise attenuation of 93.4 dB in the folding band and exhibits an overall passband ripple of 0.0477 dB within a bandwidth of 20 KHz. To decrease the power consumption in the filter design, polyphase decomposition has been applied. The filter structure is implemented on an FPGA, processing a 5-bit stream from a 64-times oversampling rate and third-order sigma-delta modulator. The signal-to-noise ratio (SNR) of the output signal reaches 91.7 dB. For ASIC design, the filter utilizes 180 nm CMOS technology with a power consumption of 0.217 mW and occupies a layout area of 0.72 mm2. The post-layout simulation result indicates that the SNR remains at 91.7 dB.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] Flux quantum sigma-delta analog-to-digital converters for rf signals
    Miller, DL
    Przybysz, JX
    Worsham, AH
    Dean, EJ
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 4026 - 4029
  • [42] A BIT-SLICE ARCHITECTURE FOR SIGMA-DELTA ANALOG-TO-DIGITAL CONVERTERS
    FRIEDMAN, V
    BRINTHAUPT, DM
    CHEN, DP
    DEPPA, T
    ELWARD, JP
    FIELDS, EM
    MELEIS, H
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (03) : 520 - 526
  • [43] Wideband CMOS Receiver with Integrated Filtering and a Current-Mode Sigma-Delta Analog-to-Digital Converter
    Fernandes, Miguel D.
    Oliveira, Luis B.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (02) : 208 - 216
  • [44] An improved hybrid analog-to-digital converter architecture using RSD-cyclic and sigma-delta architectures
    Atris, Youssef H.
    Paarmann, Larry D.
    [J]. PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 185 - +
  • [45] A 0.75V Continuous-Time Sigma-Delta Analog-to-Digital Converter in CMOS Technology
    Essawy, A.
    Ismail, A.
    Dessouky, M.
    [J]. 2014 INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICCDCS), 2014,
  • [46] Experimental evaluation of signal-to-noise ratio of sigma-delta modulator for superconducting analog-to-digital converter
    Furuta, Futoshi
    Saitoh, K.
    Yoshida, A.
    Suzuki, H.
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 438 - 441
  • [47] A 12-BIT SIGMA-DELTA ANALOG-TO-DIGITAL CONVERTER WITH A 15-MHZ CLOCK RATE
    KOCH, R
    HEISE, B
    ECKBAUER, F
    ENGELHARDT, E
    FISHER, JA
    PARZEFALL, F
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) : 1003 - 1010
  • [48] A VCO-based Analog-to-Digital Converter with Second-Order Sigma-Delta Noise Shaping
    Park, Min
    Perrott, Michael H.
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3130 - 3133
  • [49] The Design and Implementation of Sigma Delta ADC Digital Decimation Filter
    Cao, Jie
    Liu, Yujun
    Jiang, Bingshu
    Liu, Xiaozhi
    [J]. PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CLOUD COMPUTING COMPANION (ISCC-C), 2014, : 335 - 338
  • [50] Design of a digital decimation filter for high-precision 4-order Sigma-Delta ADC
    Chen Weiping
    Qiang, Fu
    Liu Xiaowei
    Yan, Xiao
    Bin, Zhang
    Yang Yuheng
    [J]. MICRO-NANO TECHNOLOGY XIII, 2012, 503 : 415 - 419