A Novel Bootstrapped CMOS Switch with Minimized Sampling and Holding Error Using Sampling Window Error Analysis

被引:0
|
作者
Sharma, Buddhi Prakash [1 ]
Mysakshi, Chandu [1 ]
Kumar, Shivam [1 ]
Gupta, Anu [1 ]
Shekhar, Chandra [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Pilani 333031, Rajasthan, India
关键词
Sample and hold; track and hold; sampling error; holding error; channel charge injection; bootstrapped switch; SAR ADC; LOW-POWER; CALIBRATION; COMPARATOR; CIRCUIT; DAC;
D O I
10.1142/S0218126624502645
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study proposes a novel 6-transistor bootstrapped switch with minimized sampling and holding error obtained through sampling window error analysis for SAR ADC design. The proposed switch design strategically mitigates channel charge injection and minimizes the input signal dependency of on-resistance by optimizing its sizing parameters. To counteract channel charge effects, dummy NMOS and PMOS components are judiciously employed, culminating in a substantial improvement in the effective number of bits (ENOB). The complete analysis of the proposed circuit is done using the Cadence Virtuoso SCL 0.18 mu m CMOS process. For a 51.514kHz sinusoidal 1V peak-to-peak differential input signal with a 1MSPs clock speed, the proposed circuit achieves 2.0141mV maximum sampling window error, 0.131 mu W power consumption, 84.67 dB signal-to-noise ratio (SNR), 84.67 signal-to-noise and distortion (SINAD) ratio and 86.02 dB spurious-free dynamic range (SFDR), which produces 13.77 bits ENOB. For the impacts of process variations and mismatch on switch performance, a comprehensive 500-point Monte Carlo (MC) simulation of the proposed bootstrap switch is conducted in this study. Post-layout results show that the proposed circuit is suitable for IoT applications.
引用
收藏
页数:25
相关论文
共 50 条
  • [31] Integration of the variogram using spline functions for sampling error estimation
    Heikka, R
    Minkkinen, P
    CHEMOMETRICS AND INTELLIGENT LABORATORY SYSTEMS, 1998, 44 (1-2) : 205 - 211
  • [32] Digital detection with asynchronous sampling using amplitude error prediction
    Oenning, T
    Moon, J
    IEEE TRANSACTIONS ON MAGNETICS, 1998, 34 (04) : 1931 - 1933
  • [33] Sampling based design verification using design error models
    Kang, SH
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 197 - 200
  • [34] Sampling error analysis applied to high-accuracy measurements
    Barros e Vasconcellos, R. T.
    Campos, M. L. R.
    2008 CONFERENCE ON PRECISION ELECTROMAGNETIC MEASUREMENTS DIGEST, 2008, : 346 - 347
  • [35] THEORY. METHOD, FOURIER ANALYSIS, AND DISPASE SAMPLING ERROR
    Miranda Mercado, David Alejandro
    Barrero Perez, Jaime Guillermo
    UIS INGENIERIAS, 2007, 6 (01): : 25 - 33
  • [36] Analysis on calculated reactivity error caused by inaccuracy of sampling intervals
    Shimazu, Y
    JOURNAL OF NUCLEAR SCIENCE AND TECHNOLOGY, 2000, 37 (01) : 60 - 65
  • [37] Error analysis of beginning sampling range in stepped chirp radars
    Sun, Lin
    Tian, Wei-Ming
    Zeng, Tao
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2012, 34 (05): : 1070 - 1075
  • [38] Error Analysis for Multi-dimensional Shannon Sampling Expansion
    Ye, Peixin
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [39] Quantitative analysis of spatial sampling error in the infant and adult electroencephalogram
    Grieve, PG
    Emerson, RG
    Isler, JR
    Stark, RI
    NEUROIMAGE, 2004, 21 (04) : 1260 - 1274
  • [40] Analysis of the statistical error in umbrella sampling simulations by umbrella integration
    Kaestner, Johannes
    Thiel, Walter
    JOURNAL OF CHEMICAL PHYSICS, 2006, 124 (23):