A Novel Bootstrapped CMOS Switch with Minimized Sampling and Holding Error Using Sampling Window Error Analysis

被引:0
|
作者
Sharma, Buddhi Prakash [1 ]
Mysakshi, Chandu [1 ]
Kumar, Shivam [1 ]
Gupta, Anu [1 ]
Shekhar, Chandra [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Pilani 333031, Rajasthan, India
关键词
Sample and hold; track and hold; sampling error; holding error; channel charge injection; bootstrapped switch; SAR ADC; LOW-POWER; CALIBRATION; COMPARATOR; CIRCUIT; DAC;
D O I
10.1142/S0218126624502645
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study proposes a novel 6-transistor bootstrapped switch with minimized sampling and holding error obtained through sampling window error analysis for SAR ADC design. The proposed switch design strategically mitigates channel charge injection and minimizes the input signal dependency of on-resistance by optimizing its sizing parameters. To counteract channel charge effects, dummy NMOS and PMOS components are judiciously employed, culminating in a substantial improvement in the effective number of bits (ENOB). The complete analysis of the proposed circuit is done using the Cadence Virtuoso SCL 0.18 mu m CMOS process. For a 51.514kHz sinusoidal 1V peak-to-peak differential input signal with a 1MSPs clock speed, the proposed circuit achieves 2.0141mV maximum sampling window error, 0.131 mu W power consumption, 84.67 dB signal-to-noise ratio (SNR), 84.67 signal-to-noise and distortion (SINAD) ratio and 86.02 dB spurious-free dynamic range (SFDR), which produces 13.77 bits ENOB. For the impacts of process variations and mismatch on switch performance, a comprehensive 500-point Monte Carlo (MC) simulation of the proposed bootstrap switch is conducted in this study. Post-layout results show that the proposed circuit is suitable for IoT applications.
引用
收藏
页数:25
相关论文
共 50 条
  • [41] Error analysis of the non-integer-period sampling algorithm
    Zhang, Jianqiu
    Shen, Yi
    Di, Limin
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 1995, 27 (05): : 77 - 82
  • [42] Sampling Error Profile Analysis for calibration transfer in multivariate calibration
    Zhang, Feiyu
    Chen, Wanchao
    Zhang, Ruoqiu
    Ding, Boyang
    Yao, Heming
    Ge, Jiong
    Ju, Lei
    Yang, Wuye
    Du, Yiping
    CHEMOMETRICS AND INTELLIGENT LABORATORY SYSTEMS, 2017, 171 : 234 - 240
  • [43] Error analysis about CCD sampling in Fourier transform profilometry
    Chen, Wenjing
    Li, Manhai
    Su, Xianyu
    OPTIK, 2009, 120 (13): : 652 - 657
  • [44] A Novel Method for Phasor Measurement Unit Sampling Time Error Compensation
    Yao, Wenxuan
    Zhan, Lingwei
    Liu, Yong
    Till, Micah J.
    Zhao, Jiecheng
    Wu, Ling
    Teng, Zhaosheng
    Liu, Yilu
    IEEE TRANSACTIONS ON SMART GRID, 2018, 9 (02) : 1063 - 1072
  • [45] Simultaneous reconstruction of surface shapes and inhomogeneity of optics using sampling iteration error analysis
    Chang, Lin
    Gao, Jiehua
    Li, Bing
    Zhou, Yonghao
    Yu, Yingjie
    OPTICS AND LASER TECHNOLOGY, 2024, 176
  • [46] Error Performance Analysis of Sequential Distributed Detection Using Level-Triggered Sampling
    Hu, Li
    Wang, Shilian
    Zhang, Eryang
    2017 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2017,
  • [47] Predicting and correcting bias caused by measurement error in line transect sampling using multiplicative error models
    Marques, TA
    BIOMETRICS, 2004, 60 (03) : 757 - 763
  • [48] STATISTICAL EVALUATION OF ERROR RATE OF FIBERGUIDE REPEATER USING IMPORTANCE SAMPLING
    BALABAN, P
    BELL SYSTEM TECHNICAL JOURNAL, 1976, 55 (06): : 745 - 766
  • [49] Improved quantization error characteristics in FIR differentiators using irregular sampling
    Kavanagh, RC
    IEEE SIGNAL PROCESSING LETTERS, 2002, 9 (10) : 326 - 328
  • [50] Accounting for Sampling Error in Genetic Eigenvalues Using Random Matrix Theory
    Sztepanacz, Jacqueline L.
    Blows, Mark W.
    GENETICS, 2017, 206 (03) : 1271 - 1284