Design of Reading Circuit for High-Reliability 55-nm Split-Gate SuperFlash Technology

被引:0
|
作者
Zhou, Yao [1 ]
Zhao, Zijian [1 ]
Zhu, Hao [1 ]
Sun, Qingqing [1 ]
Zhang, David Wei [1 ]
机构
[1] State Key Laboratory of ASIC and System, School of Microelectronics, Fudan University, Shanghai, China
来源
关键词
Data handling - Temperature - Integrated circuit design - Cytology - Timing circuits - Flash memory - Microcontrollers - Cells - Integrated circuit manufacture;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing data processing speed and storage volume has urged enhancement in the reliability of flash technology which currently is still the mainstream memory in the embedded field. Despite the process improvement toward the higher-performance flash device, the robustness and reliability of flash reading is also becoming critical which is largely based on the comparison between the cell current and a reference. However, the accuracy of the reference current can be significantly affected by various factors, including location distribution, voltage fluctuation, and stress and temperature effects leading to output error and function failure. In this work, we have designed the reading circuit of 55-nm split-gate SuperFlash for high-reliability applications. Individual memory cells which are partially programmed are selected from the array and are used as current reference cell based on the analysis of cell locations, temperature effects, and so forth. Comparing to the conventional current reference design, our proposed flash reading circuit has exhibited much improved accuracy as well as enhanced endurance and reliability, which can be very instructive for future advanced embedded memory circuit design and optimizations. © 2018 IEEE.
引用
收藏
页码:117 / 120
相关论文
共 50 条
  • [1] Design of Reading Circuit for High-Reliability 55-nm Split-Gate SuperFlash Technology
    Zhou, Yao
    Zhao, Zijian
    Zhu, Hao
    Sun, Qingqing
    Zhang, David Wei
    IEEE SOLID-STATE CIRCUITS LETTERS, 2021, 4 : 117 - 120
  • [2] Fabrication and optimization of aggressively scaled Dual-Bit/Cell Split-Gate Floating-Gate flash memory cell in 55-nm node technology
    Chen, Hualun
    Xu, Zhaozhao
    Xiong, Wei
    Zhang, Jian
    Xu, Xiaojun
    Wang, Hui
    Dang, Yang
    Wang, Jinfeng
    Song, Wan
    Tian, Tian
    Liu, Donghua
    Qian, Wensheng
    Kong, Weiran
    SOLID-STATE ELECTRONICS, 2022, 194
  • [3] Performance and Reliability of Technology Qualified 34 Mb Split-Gate eFLASH Macro in 28 nm HKMG
    Richter, Ralf
    Duenkel, Stefan
    Mueller, Bert
    Mauersberger, Frank
    Wittek, Sven
    Beyer, Sven
    Boehme, Jana
    Ritter, Uwe
    Sessi, Violetta
    Xu, Zhen
    Drescher, Maximilian
    Kim, Jinho
    Ghazavi, Parviz
    Tkachev, Yuri
    Tee, Latt
    Li, Zonglin
    Tadayoni, Mandana
    Luo, Fan
    Nhan Do
    Jourba, Serguei
    Decobert, Catherine
    Festes, Gilles
    Villard, Bruno
    Pate-Cazal, Thibaut
    2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2024,
  • [4] A 55 nm Logic-Process-Compatible, Split-Gate Flash Memory Array Fully Demonstrated at Automotive Temperature with High Access Speed and Reliability
    Do, Nhan
    Tee, Latt
    Hariharan, Santosh
    Lemke, Steven
    Tadayoni, Mandana
    Yang, Will
    Wu, M. T.
    Kim, Jinho
    Chen, Yueh-Hsin
    Su, Chien-Sheng
    Tiwari, Vipin
    Zhou, Stephen
    Qian, Rodger
    Yue, Ian
    2015 IEEE 7TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2015, : 46 - 48
  • [5] Electrical Characterization and Reliability of Split-Gate High-Voltage Transistors
    Manzini, Stefano
    Rossetti, Mattia
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (02) : 279 - 283
  • [6] High-reliability gate driver circuit to prevent ripple voltage
    Lee, Jungwoo
    Oh, Jongsu
    Jung, Eun Kyo
    Park, KeeChan
    Jeon, Jae-Hong
    Lee, Soo-Yeon
    Kim, Yong-Sang
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2021, 29 (01) : 68 - 77
  • [7] An Accurate Low-Power Power-on-Reset Circuit in 55-nm CMOS Technology
    You, Heng
    Yuan, Jia
    Yu, Zenghui
    Qiao, Shushan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (08) : 3361 - 3365
  • [8] Design considerations for sub-90-nm split-gate Flash-memory cells
    Saha, Samar K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (11) : 3049 - 3055
  • [9] 40nm Embedded Self-Aligned Split-Gate Flash Technology for High-Density Automotive Microcontrollers
    Luo, L. Q.
    Kong, Y. J.
    Deng, F. X.
    Qu, X.
    Teo, Z. Q.
    Liu, J. Q.
    Zhang, F.
    Cai, X. S.
    Tan, K. M.
    Lim, K. Y.
    Khoo, P.
    Yeo, P. Y.
    Nguyen, B. Y.
    Jung, S. M.
    Siah, S. Y.
    Shum, D., Sr.
    Pey, K. L.
    Shubhakar, K.
    Wang, C. M.
    Xing, J. C.
    Liu, G. Y.
    Diao, Y.
    Lin, G. M.
    Luo, F.
    Tee, L.
    Markov, V.
    Lemke, S. M.
    Ghazavi, P.
    Do, N.
    Tiwari, V.
    Liu, X., Sr.
    2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 123 - 126
  • [10] Split-gate NAND flash memory at 120nm technology node featuring fast programming and erase
    Hsu, CY
    Hung, CW
    Sung, D
    Wu, CS
    Chen, SC
    Kuo, HH
    Pan, JY
    Chen, CL
    Chuang, IC
    Huang, V
    Hsue, CC
    Fan, DT
    Lu, JC
    Cho, CYS
    Tseng, K
    Hsu, A
    Sheen, B
    Tuntasood, P
    Chen, CF
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 78 - 79