Design of Reading Circuit for High-Reliability 55-nm Split-Gate SuperFlash Technology

被引:0
|
作者
Zhou, Yao [1 ]
Zhao, Zijian [1 ]
Zhu, Hao [1 ]
Sun, Qingqing [1 ]
Zhang, David Wei [1 ]
机构
[1] State Key Laboratory of ASIC and System, School of Microelectronics, Fudan University, Shanghai, China
来源
关键词
Data handling - Temperature - Integrated circuit design - Cytology - Timing circuits - Flash memory - Microcontrollers - Cells - Integrated circuit manufacture;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing data processing speed and storage volume has urged enhancement in the reliability of flash technology which currently is still the mainstream memory in the embedded field. Despite the process improvement toward the higher-performance flash device, the robustness and reliability of flash reading is also becoming critical which is largely based on the comparison between the cell current and a reference. However, the accuracy of the reference current can be significantly affected by various factors, including location distribution, voltage fluctuation, and stress and temperature effects leading to output error and function failure. In this work, we have designed the reading circuit of 55-nm split-gate SuperFlash for high-reliability applications. Individual memory cells which are partially programmed are selected from the array and are used as current reference cell based on the analysis of cell locations, temperature effects, and so forth. Comparing to the conventional current reference design, our proposed flash reading circuit has exhibited much improved accuracy as well as enhanced endurance and reliability, which can be very instructive for future advanced embedded memory circuit design and optimizations. © 2018 IEEE.
引用
收藏
页码:117 / 120
相关论文
共 50 条
  • [31] A G-band High-Gain Power Amplifier with Positive Voltage-Feedback in 55-nm CMOS Technology
    Zhang, Xin
    Meng, Fanyi
    Fu, Haipeng
    Ma, Kaixue
    Ma, Jianguo
    2020 13TH UK-EUROPE-CHINA WORKSHOP ON MILLIMETRE-WAVES AND TERAHERTZ TECHNOLOGIES (UCMMT2020), 2020,
  • [32] High-performance and high-reliability 80-nm gate-length DTMOS with indium super steep retrograde channel
    Chang, SJ
    Chang, CY
    Chen, CM
    Chao, TS
    Lee, YJ
    Huang, TY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (12) : 2379 - 2384
  • [33] A Split-Gate Positive Feedback Device With an Integrate-and-Fire Capability for a High-Density Low-Power Neuron Circuit
    Choi, Kyu-Bong
    Woo, Sung Yun
    Kang, Won-Mook
    Lee, Soochang
    Kim, Chul-Heung
    Bae, Jong-Ho
    Lim, Suhwan
    Lee, Jong-Ho
    FRONTIERS IN NEUROSCIENCE, 2018, 12
  • [34] Design of Gate-Leakage-Based Timer Using an Amplifier-Less Replica-Bias Switching Technique in 55-nm DDC CMOS
    Kobayashi, Atsuki
    Nishio, Yuya
    Hayashi, Kenya
    Arata, Shigeki
    Niitsu, Kiichi
    24TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2019), 2019, : 9 - 10
  • [35] New SRAM Cell Design for Low Power and High Reliability using 32nm Independent Gate FinFET Technology
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE INTERNATIONAL WORKSHOP ON DESIGN AND TEST OF NANO DEVICES, CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 25 - 28
  • [36] Design of high-reliability LDO with current limiting characteristics with built-in new high tolerance ESD protection circuit
    Jung, Jin Woo
    Koo, Yong Seo
    Lee, Kwang Yeob
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [37] Design of Coupled Slow-Wave CPW Millimeter-Wave Bandpass Filter Beyond 100 GHz in 55-nm BiCMOS Technology
    Saadi, Abdelhalim A.
    Margalef-Rovira, Marc
    Occello, Olivier
    Vincent, Loic
    Lepilliet, Sylvie
    Gaquiere, Christophe
    Ferrari, Philippe
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4259 - 4266
  • [38] An Analog Perspective on Device Reliability in 32nm High-κ Metal Gate Technology
    Chouard, Florian Raoul
    More, Shailesh
    Fulde, Michael
    Schmitt-Landsiedel, Doris
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 65 - 70
  • [39] Design and Application of a CT-Based High-Reliability Energy Harvesting Circuit for Monitoring Sensors in Power System
    Hou, Jue
    Wang, Shaorong
    Zhang, Shuwei
    She, Qian
    Zhu, Yuxin
    Li, Chengjing
    IEEE ACCESS, 2019, 7 : 149039 - 149051
  • [40] High-Speed and Logic-Compatible Split-Gate Embedded Flash on 28-nm Low-Power HKMG Logic Process
    Lee, Yong Kyu
    Jeon, Changmin
    Min, Hongkook
    Seo, Boyoung
    Kim, Kwangtae
    Kim, Donghyun
    Min, Kyungsoo
    Woo, JongSung
    Kang, Hyunug
    Chung, YongSeok
    Kim, Minsu
    Jang, Jaejune
    Yeom, KyongSik
    Kim, Ji-Sung
    Oh, MyeongHee
    Lee, Hyosang
    Cho, Sunghee
    Lee, Duckhyung
    2017 SYMPOSIUM ON VLSI TECHNOLOGY, 2017, : T202 - T203