Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch

被引:0
|
作者
罗小蓉 [1 ,2 ]
王骁玮 [2 ]
胡刚毅 [1 ]
范远航 [2 ]
周坤 [2 ]
罗尹春 [2 ]
范叶 [2 ]
张正元 [1 ]
梅勇 [1 ]
张波 [2 ]
机构
[1] Science and Technology on Analog Integrated Circuit Laboratory
[2] State Key Laboratory of Electronic Thin Films and Integrated Devices,University of Electronic Science and Technology of
关键词
D O I
暂无
中图分类号
学科分类号
摘要
An improved breakdown voltage(BV) SOI power MOSFET with a reduced cell pitch is proposed and fabricated. Its breakdown characteristics are investigated numerically and experimentally. The MOSFET features dual trenches(DTMOS),an oxide trench between the source and drain regions,and a trench gate extended to the buried oxide(BOX). The proposed device has three merits. First,the oxide trench increases the electric field strength in the x-direction due to the lower permittivity of oxide( εox) than that of Si(εSi). Furthermore,the trench gate,the oxide trench,and the BOX cause multi-directional depletion,improving the electric field distribution and enhancing the RESURF(reduced surface field) effect. Both increase the BV. Second,the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Third,the trench gate not only reduces the on-resistance,but also acts as a field plate to improve the BV. Additionally,the trench gate achieves the isolation between high-voltage devices and the low voltage CMOS devices in a high-voltage integrated circuit(HVIC),effectively saving the chip area and simplifying the isolation process. An 180 V prototype DTMOS with its applied drive IC is fabricated to verify the mechanism.
引用
收藏
页码:61 / 65
页数:5
相关论文
共 50 条
  • [1] Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch
    罗小蓉
    王骁玮
    胡刚毅
    范远航
    周坤
    罗尹春
    范叶
    张正元
    梅勇
    张波
    Journal of Semiconductors, 2014, (02) : 61 - 65
  • [2] Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch
    Luo Xiaorong
    Wang Xiaowei
    Hu Gangyi
    Fan Yuanhang
    Zhou Kun
    Luo Yinchun
    Fan Ye
    Zhang Zhengyuan
    Mei Yong
    Zhang Bo
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (02)
  • [3] Dimension Effect on Breakdown Voltage of Partial SOI LDMOS
    Hu, Yue
    Liu, Huazhen
    Xu, Qianqian
    Wang, Luwen
    Wang, Jing
    Chen, Shichang
    Zhao, Peng
    Wang, Ying
    Wang, Gaofeng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (03): : 157 - 163
  • [4] Thin-film LDMOS on partial SOI with improved breakdown voltage and suppressed kink effect
    Hu, Yue
    Wang, Gaofeng
    Chang, Sheng
    Wang, Hao
    Huang, Qijun
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (01) : 37 - 49
  • [5] Realization of 850 V breakdown voltage LDMOS on Simbond SOI
    Wang, Zhongjian
    Cheng, Xinhong
    He, Dawei
    Xia, Chao
    Xu, Dawei
    Yu, Yuehui
    Zhang, Dong
    Wang, Yanying
    Lv, Yuqiang
    Gong, Dawei
    Shao, Kai
    MICROELECTRONIC ENGINEERING, 2012, 91 : 102 - 105
  • [6] Effect of SOI LDMOS epitaxial layer thickness on breakdown voltage
    Wu, Cheng-Yen
    You, Hsin-Chiang
    2018 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2018), 2018, : 80 - 83
  • [7] Potential floating layer SOI LDMOS for breakdown voltage enhancement
    Zheng, Zhi
    Li, Wei
    Li, Ping
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 281 - 283
  • [8] Breakdown voltage analysis of SOI LDMOS with step buried oxide
    An Tao
    Gao Yong
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 717 - 720
  • [9] Temperature Dependencies of the Breakdown Voltage of a High-Voltage SOI LDMOS Transistor
    Novoselov, A.S.
    Gusev, M.R.
    Masal’skii, N.V.
    Russian Microelectronics, 2024, 53 (05) : 456 - 463
  • [10] The research on breakdown voltage of high voltage SOI LDMOS devices with shielding trench
    Liu, QY
    Li, ZJ
    Zhang, B
    Fang, J
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 159 - 161