DESIGN, SELECTION AND IMPLEMENTATION OF FLASH ERASE EEPROM MEMORY CELLS

被引:2
|
作者
AMIN, AAM
机构
[1] King Fahd Univ of Petroleum &, Minerals, Dhahran
来源
关键词
FLASH ERASE EEPROM; MEMORY CELLS;
D O I
10.1049/ip-g-2.1992.0060
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The paper reports an investigation into the design and process constraints of FLASH EEPROM memory cells. It describes several possible structures which were developed by the MOS memory R&D group of National Semiconductor Corporation at West Jordan, Utah. These structures were implemented and tested on a specially designed test chip. In addition to the typical structures of poly 1 floating gate and poly 2 control gate, new novel structures of poly 2 floating gate and poly 1 control gate were implemented. A total of 5 major structures are described. The paper discusses the principle of operation, advantages and disadvantages of each of these structures. It also includes characteristic results and discussion of the performance of these candidate cells.
引用
收藏
页码:370 / 376
页数:7
相关论文
共 50 条
  • [1] Embedded Erase Failure in NOR Flash EEPROM Memory
    Lim, Bryan
    Wong, Vivien
    Gooi, L. C.
    Lee, Cecilia
    Francis, Caroline
    Lee, K. Y.
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 843 - 845
  • [2] AN INVESTIGATION OF ERASE-MODE DEPENDENT HOLE TRAPPING IN FLASH EEPROM MEMORY CELL
    HADDAD, S
    CHI, C
    WANG, A
    BUSTILLO, J
    LIEN, J
    MONTALVO, T
    VANBUSKIRK, M
    [J]. IEEE ELECTRON DEVICE LETTERS, 1990, 11 (11) : 514 - 516
  • [3] NEW DESIGN TECHNOLOGY FOR EEPROM MEMORY CELLS WITH 10 MILLION WRITE ERASE CYCLING ENDURANCE
    ENDOH, T
    SHIROTA, R
    TANAKA, Y
    NAKAYAMA, R
    KIRISAWA, R
    ARITOME, S
    MASUOKA, F
    [J]. 1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 599 - 602
  • [4] Reliability model and implementation for EEPROM emulation using Flash memory
    He, C
    Kuhn, P
    Jew, T
    Niset, M
    [J]. 2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 657 - 658
  • [5] AN EXPERIMENTAL 4-MB FLASH EEPROM WITH SECTOR ERASE
    MCCONNELL, M
    ASHMORE, B
    BUSSEY, R
    GILL, M
    LIN, SW
    MCELROY, D
    SCHRECK, JF
    SHAH, P
    STIEGLER, H
    TRUONG, P
    ESQUIVEL, AL
    PATERSON, J
    RIEMENSCHNEIDER, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) : 484 - 491
  • [6] EEPROM与flash Memory
    于宗光
    许居衍
    魏同立
    [J]. 电子器件, 1997, (01) : 46 - 49
  • [7] New write/erase operation technology for flash EEPROM cells to improve the read disturb characteristics
    Endoh, T
    Iizuka, H
    Shirota, R
    Masuoka, F
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (10) : 1317 - 1323
  • [8] Influence of plasma edge damage on erase characteristics of NOR flash EEPROM using channel erase method
    Lee, DK
    Lee, WH
    Na, YH
    Kim, KS
    Ahn, KO
    Suh, KD
    Roh, Y
    [J]. 40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, : 354 - 358
  • [9] A Survey of Flash Memory Design and Implementation of Database in Flash Memory
    Chowdhur, Md. Aminul Haque
    Kimy, Ki-Hyung
    [J]. 2008 3RD INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEM AND KNOWLEDGE ENGINEERING, VOLS 1 AND 2, 2008, : 1256 - 1259
  • [10] On the origin of the dispersion of erased threshold voltages in flash EEPROM memory cells
    Esseni, D
    Riccò, B
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (05) : 1120 - 1123