DESIGN, SELECTION AND IMPLEMENTATION OF FLASH ERASE EEPROM MEMORY CELLS

被引:2
|
作者
AMIN, AAM
机构
[1] King Fahd Univ of Petroleum &, Minerals, Dhahran
来源
关键词
FLASH ERASE EEPROM; MEMORY CELLS;
D O I
10.1049/ip-g-2.1992.0060
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The paper reports an investigation into the design and process constraints of FLASH EEPROM memory cells. It describes several possible structures which were developed by the MOS memory R&D group of National Semiconductor Corporation at West Jordan, Utah. These structures were implemented and tested on a specially designed test chip. In addition to the typical structures of poly 1 floating gate and poly 2 control gate, new novel structures of poly 2 floating gate and poly 1 control gate were implemented. A total of 5 major structures are described. The paper discusses the principle of operation, advantages and disadvantages of each of these structures. It also includes characteristic results and discussion of the performance of these candidate cells.
引用
收藏
页码:370 / 376
页数:7
相关论文
共 50 条
  • [31] A new erase method for scaled NAND flash memory device
    Lin, Chan-Ching
    Chang-Liao, Kuei-Shu
    Huang, Tzung-Bin
    Yu, Cheng-Jung
    Ko, Hsueh-Chao
    [J]. MICROELECTRONICS RELIABILITY, 2017, 72 : 34 - 38
  • [32] A Novel Erase Method for Scaled NAND Flash Memory Device
    Lin, Chan-Ching
    Chang-Liao, Kuei-Shu
    Huang, Tzung-Bin
    Hwang, Hann-Ping
    [J]. 2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [33] Analysis of GIDL Erase Characteristics in Vertical NAND Flash Memory
    Yoo, Ho-Nam
    Yang, Yeongheon
    Park, Min-Kyu
    Choi, Woo Young
    Lee, Jong-Ho
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (03) : 196 - 201
  • [34] TI SIMPLIFIES MEMORY WITH 5-V FLASH EEPROM
    WILSON, R
    [J]. COMPUTER DESIGN, 1989, 28 (06): : 1 - &
  • [35] Procedure of calculating parameters of sense amplifiers for the EEPROM and flash memory
    Vasil'Ev E.S.
    [J]. Russian Microelectronics, 2013, 42 (7) : 414 - 419
  • [36] An Enhanced Erase Mechanism for Single Poly Embedded Flash Memory
    Li, Cong
    Xu, Shunqiang
    Chen, Yaling
    Li, Jiancheng
    Sun, Zhenjiang
    [J]. 2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
  • [37] Dendritic cells erase bad memory
    Kurts, Christian
    [J]. EUROPEAN JOURNAL OF IMMUNOLOGY, 2010, 40 (07) : 1870 - 1872
  • [38] MFTL: A Design and Implementation for MLC Flash Memory Storage Systems
    Hsieh, Jen-Wei
    Wu, Chung-Hsien
    Chiu, Ge-Ming
    [J]. ACM TRANSACTIONS ON STORAGE, 2012, 8 (02)
  • [39] A 16-MB FLASH EEPROM WITH A NEW SELF-DATA-REFRESH SCHEME FOR A SECTOR ERASE OPERATION
    ATSUMI, S
    KURIYAMA, M
    UMEZAWA, A
    BANBA, H
    NARUKE, K
    YAMADA, S
    OHSHIMA, Y
    OSHIKIRI, M
    HIURA, Y
    YAMANE, T
    YOSHIKAWA, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (05) : 791 - 799
  • [40] A 16-MB FLASH EEPROM WITH A NEW SELF-DATA-REFRESH SCHEME FOR A SECTOR ERASE OPERATION
    ATSUMI, S
    KURIYAMA, M
    UMEZAWA, A
    BANBA, H
    NARUKE, K
    YAMADA, S
    OHSHIMA, Y
    OSHIKIRI, M
    HIURA, Y
    YAMANE, T
    YOSHIKAWA, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) : 461 - 469