An Enhanced Erase Mechanism for Single Poly Embedded Flash Memory

被引:0
|
作者
Li, Cong [1 ]
Xu, Shunqiang [1 ]
Chen, Yaling [1 ]
Li, Jiancheng [1 ]
Sun, Zhenjiang [2 ]
机构
[1] Natl Univ Def Technol, Sch Elect Sci & Engn, Changsha 410073, Hunan, Peoples R China
[2] Natl Univ Def Technol, Lib, Changsha 410073, Hunan, Peoples R China
关键词
embedded Flash memory; single poly; nonvolatile memory (NVM); erase efficiency; new MOS capacitor (NCAP); DEPENDENCE; MODEL; CELL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a mechanism using drain-floated new MOS capacitor (NCAP) is proposed to improve the erase efficiency for the single poly embedded Flash memory. By floating the source/drain junctions of PMOS and new NCAP, we observe significant increase of the gate current in negative polarity, as the generated holes cannot diffuse out but accumulated in the channel region. This feature can be used to improve the erase efficiency. However, the unstable recovery time from deep depletion makes it not practical for the single poly Flash memory. To eliminate the recovery time, a mechanism combining the new NCAP with NMOS transistor in deep n-well is proposed, which makes the drain electrode of the new NCAP biased/floated automatically. The erase efficiency can be increased up to 6 similar to 8 times as much as what it was, and the operation voltage can he lowered by about 0.6 V. Furthermore, the proposed mechanism brings only minor area overhead as each row may share one NMOS transistor in the cell array.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] An enhanced erase mechanism in flash memory and its implication on endurance reliability
    Tseng, JMZ
    Larsen, BJ
    Xiao, Y
    Yount, J
    Randazzo, T
    Shore, S
    Miller, G
    Erickson, DA
    [J]. 41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 513 - 517
  • [2] Embedded Erase Failure in NOR Flash EEPROM Memory
    Lim, Bryan
    Wong, Vivien
    Gooi, L. C.
    Lee, Cecilia
    Francis, Caroline
    Lee, K. Y.
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 843 - 845
  • [3] A Comparative Study of Single-Poly Embedded Flash Memory Disturbance, Program/Erase Speed, Endurance, and Retention Characteristic
    Song, Seung-Hwan
    Kim, Jongyeon
    Kim, Chris H.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3737 - 3743
  • [4] Program/Erase Speed, Endurance, Retention, and Disturbance Characteristics of Single-Poly Embedded Flash Cells
    Song, Seung-Hwan
    Kim, Jongyeon
    Kim, Chris H.
    [J]. 2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [5] An enhanced erase mechanism during channel Fowler-Nordheim tunneling in flash EPROM memory devices
    Chan, VH
    Liu, DKY
    [J]. IEEE ELECTRON DEVICE LETTERS, 1999, 20 (03) : 140 - 142
  • [6] The New Program/Erase Cycling Degradation Mechanism of NAND Flash Memory Devices
    Fayrushin, Albert
    Seol, KwangSoo
    Na, JongHoon
    Hur, SungHoi
    Choi, JungDal
    Kim, Kinam
    [J]. 2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 769 - 772
  • [7] Compact poly-CMP embedded flash memory
    van Schaijk, R
    Wils, N
    Slotboom, M
    Widdershoven, F
    [J]. MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 225 - 229
  • [8] Low stress program and single wordline erase schemes for NAND flash memory
    Kim, Jin-Ki
    Pyeon, Hong-Beom
    Oh, HakJune
    Schuetz, Roland
    Gillingham, Peter
    [J]. 2007 22ND IEEE NON-VOLATILE SEMICONDUCTOR MEMORY WORKSHOP, 2007, : 19 - +
  • [9] Impact of the Erase Algorithms on Flash Memory Lifetime
    Alieri, Gineuve
    Giaconia, G. Costantino
    Mistretta, Leonardo
    La Rosa, Francesco
    Cimino, A. Angelo
    [J]. 2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 357 - 360
  • [10] Flash memory allows simultaneous read, write, and erase
    Levy, M
    [J]. EDN, 1996, 41 (19) : 34 - 34