A NEW METHODOLOGY FOR DESIGN OF BICMOS GATES AND COMPARISON WITH CMOS

被引:8
|
作者
RAJE, PA
SARASWAT, KC
CHAM, KM
机构
[1] STANFORD UNIV,CTR INTEGRATED SYST,STANFORD,CA 94305
[2] STANFORD UNIV,RES PROGRAM MFG SCI VLSI,STANFORD,CA 94305
[3] HEWLETT PACKARD CO,CIRCUIT TECHNOL RES & DEV GRP,PALO ALTO,CA 94304
关键词
D O I
10.1109/16.121692
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A gate comparison methodology is presented to accurately compare the performance of an arbitrary BiCMOS logic gate with a pure CMOS gate. The concept of the sizing plane is introduced, which is a geometrical framework for representation of all possible sizing choices of BiCMOS and multistage CMOS inverters in a given technology. The methodology is translated to geometrical operations in the sizing plane. This serves to highlight the important considerations in making gate comparisons. The methodology is demonstrated by fabrication in a 2-mu-m BiCMOS technology. The measured delay comparison shows that CMOS suffers larger gate delays than BiCMOS, especially for large loads, but not by as large a factor as would be obtained by previous delay comparison methods. The sizing plane helps in providing insight into the delay trends observed. The sizing plane is also shown to be a powerful tool for BiCMOS gate design where several design constraints can be simultaneously visualized and tradeoffs can be evaluated. The design procedure for some specific design criteria is demonstrated for gates in a 1-mu-m conventional BiCMOS technology. Finally, a technology comparison methodology is proposed to obtain a ratio of gate delay of BiCMOS over CMOS that is relatively constant independent of sizing dependencies. The methodology is demonstrated for a 0.6-mu-m BiCMOS technology. It is shown that a size-independent delay ratio of 0.7 is obtained for large fanout loads. For light loads, the CMOS gate is superior to BiCMOS upto a fanout of 3.
引用
收藏
页码:339 / 347
页数:9
相关论文
共 50 条
  • [41] CMOS Image Sensor Design Methodology (Invited)
    Itonaga, Kazuichiroh
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [42] A New Design for a BiCMOS Controlled Current Conveyor
    Ercan, H.
    Alci, M.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2013, 19 (01) : 56 - 60
  • [43] A UNIFIED DESIGN METHODOLOGY FOR CMOS TAPERED BUFFERS
    CHERKAUER, BS
    FRIEDMAN, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) : 99 - 111
  • [44] An accurate delay model for BiCMOS logic gates
    Samudra, G
    Bin, Z
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 545 - 548
  • [45] Design and characterization of the negative differential resistance circuits using the CMOS and BiCMOS process
    Gan, Kwang-Jow
    Tsai, Cher-Shiung
    Liang, Dong-Shong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 62 (01) : 63 - 68
  • [46] Design and characterization of the negative differential resistance circuits using the CMOS and BiCMOS process
    Kwang-Jow Gan
    Cher-Shiung Tsai
    Dong-Shong Liang
    Analog Integrated Circuits and Signal Processing, 2010, 62 : 63 - 68
  • [47] A new short circuit power model for complex CMOS gates
    Wang, Q
    Vrudhula, BK
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 98 - 106
  • [48] CMOS Implementation of Static Threshold Gates with Hysteresis: A New Approach
    Parsan, Farhad A.
    Smith, Scott C.
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 41 - U345
  • [49] New energy recovery CMOS X'NOR/XOR gates
    Xu, Y.
    Srivastava, A.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 780 - 783
  • [50] Guard rings: Structures, design methodology, integration, experimental results, and analysis for RF CMOS and RF mixed signal BiCMOS silicon germanium technology
    Voldman, Steven H.
    Perez, Charles Nicholas
    Watson, Anne
    JOURNAL OF ELECTROSTATICS, 2006, 64 (11) : 730 - 743