A NEW METHODOLOGY FOR DESIGN OF BICMOS GATES AND COMPARISON WITH CMOS

被引:8
|
作者
RAJE, PA
SARASWAT, KC
CHAM, KM
机构
[1] STANFORD UNIV,CTR INTEGRATED SYST,STANFORD,CA 94305
[2] STANFORD UNIV,RES PROGRAM MFG SCI VLSI,STANFORD,CA 94305
[3] HEWLETT PACKARD CO,CIRCUIT TECHNOL RES & DEV GRP,PALO ALTO,CA 94304
关键词
D O I
10.1109/16.121692
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A gate comparison methodology is presented to accurately compare the performance of an arbitrary BiCMOS logic gate with a pure CMOS gate. The concept of the sizing plane is introduced, which is a geometrical framework for representation of all possible sizing choices of BiCMOS and multistage CMOS inverters in a given technology. The methodology is translated to geometrical operations in the sizing plane. This serves to highlight the important considerations in making gate comparisons. The methodology is demonstrated by fabrication in a 2-mu-m BiCMOS technology. The measured delay comparison shows that CMOS suffers larger gate delays than BiCMOS, especially for large loads, but not by as large a factor as would be obtained by previous delay comparison methods. The sizing plane helps in providing insight into the delay trends observed. The sizing plane is also shown to be a powerful tool for BiCMOS gate design where several design constraints can be simultaneously visualized and tradeoffs can be evaluated. The design procedure for some specific design criteria is demonstrated for gates in a 1-mu-m conventional BiCMOS technology. Finally, a technology comparison methodology is proposed to obtain a ratio of gate delay of BiCMOS over CMOS that is relatively constant independent of sizing dependencies. The methodology is demonstrated for a 0.6-mu-m BiCMOS technology. It is shown that a size-independent delay ratio of 0.7 is obtained for large fanout loads. For light loads, the CMOS gate is superior to BiCMOS upto a fanout of 3.
引用
收藏
页码:339 / 347
页数:9
相关论文
共 50 条
  • [31] Area-Aware Design of Static CMOS Complex Gates
    Cardoso, Maicon S.
    Smaniotto, Gustavo H.
    Bubolz, Andrei A. O.
    da Rosa Junior, Leomar S.
    Marques, Felipe de S.
    2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 282 - 286
  • [32] Design and Analysis of LIM Hybrid MTJ/CMOS Logic Gates
    Barla, Prashanth
    Shet, Deeksha
    Joshi, Vinod Kumar
    Bhat, Somashekara
    2020 5TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS' 20), 2020, : 41 - 45
  • [33] An ISFET Design Methodology Incorporating CMOS Passivation
    Sohbati, Mohammadreza
    Liu, Yan
    Georgiou, Pantelis
    Toumazou, Christofer
    2012 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS): INTELLIGENT BIOMEDICAL ELECTRONICS AND SYSTEM FOR BETTER LIFE AND BETTER ENVIRONMENT, 2012, : 65 - 68
  • [34] An optimization design methodology for CMOS UWB LNA
    Liu, Meng-Meng
    Zhang, Sheng
    Wang, Shuo
    Zhang, Jian-Liang
    Zhou, Run-De
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2009, 37 (05): : 1082 - 1086
  • [35] An optimized methodology to design CMOS operational amplifier
    Loulou, M
    Ali, SA
    Fakhfakh, M
    Masmoudi, N
    ICM 2002: 14TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2002, : 14 - 17
  • [36] New Precision Alignment Methodology for CMOS Wafer Bonding New Precision Alignment Methodology for CMOS Wafer Bonding
    Sugaya, Isao
    Mitsuishi, Hajime
    Maeda, Hidehiro
    Okada, Masashi
    Okamoto, Kazuya
    2014 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2014,
  • [37] A design reliability methodology for CMOS VLSI circuits
    Oshiro, L
    Radojcic, R
    1995 INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 1996, : 34 - 39
  • [38] A 3-DIMENSIONAL CMOS DESIGN METHODOLOGY
    HOEFFLINGER, B
    LIU, ST
    VAJDIC, B
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (02) : 171 - 173
  • [39] A methodology for CMOS low noise amplifier design
    Roa, E
    Soares, JN
    Van Noije, W
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 14 - 19
  • [40] A 3-DIMENSIONAL CMOS DESIGN METHODOLOGY
    HOEFFLINGER, B
    LIU, ST
    VAJDIC, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (01) : 37 - 39