A NEW METHODOLOGY FOR DESIGN OF BICMOS GATES AND COMPARISON WITH CMOS

被引:8
|
作者
RAJE, PA
SARASWAT, KC
CHAM, KM
机构
[1] STANFORD UNIV,CTR INTEGRATED SYST,STANFORD,CA 94305
[2] STANFORD UNIV,RES PROGRAM MFG SCI VLSI,STANFORD,CA 94305
[3] HEWLETT PACKARD CO,CIRCUIT TECHNOL RES & DEV GRP,PALO ALTO,CA 94304
关键词
D O I
10.1109/16.121692
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A gate comparison methodology is presented to accurately compare the performance of an arbitrary BiCMOS logic gate with a pure CMOS gate. The concept of the sizing plane is introduced, which is a geometrical framework for representation of all possible sizing choices of BiCMOS and multistage CMOS inverters in a given technology. The methodology is translated to geometrical operations in the sizing plane. This serves to highlight the important considerations in making gate comparisons. The methodology is demonstrated by fabrication in a 2-mu-m BiCMOS technology. The measured delay comparison shows that CMOS suffers larger gate delays than BiCMOS, especially for large loads, but not by as large a factor as would be obtained by previous delay comparison methods. The sizing plane helps in providing insight into the delay trends observed. The sizing plane is also shown to be a powerful tool for BiCMOS gate design where several design constraints can be simultaneously visualized and tradeoffs can be evaluated. The design procedure for some specific design criteria is demonstrated for gates in a 1-mu-m conventional BiCMOS technology. Finally, a technology comparison methodology is proposed to obtain a ratio of gate delay of BiCMOS over CMOS that is relatively constant independent of sizing dependencies. The methodology is demonstrated for a 0.6-mu-m BiCMOS technology. It is shown that a size-independent delay ratio of 0.7 is obtained for large fanout loads. For light loads, the CMOS gate is superior to BiCMOS upto a fanout of 3.
引用
收藏
页码:339 / 347
页数:9
相关论文
共 50 条
  • [1] A NEW BICMOS CMOS GATE COMPARISON DESIGN METHODOLOGY AND SUPPLY VOLTAGE SCALING MODEL
    RAJE, P
    SARASWAT, K
    CHAM, K
    1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 433 - 436
  • [2] Libra: An Automatic Design Methodology for CMOS Complex Gates
    Cardoso, Maicon S.
    Smaniotto, Gustavo H.
    Bubolz, Andrei A. O.
    Moreira, Matheus T.
    da Rosa, Leomar S., Jr.
    Marques, Felipe de S.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (10) : 1345 - 1349
  • [3] SDC CELL - A NOVEL CMOS/BICMOS DESIGN METHODOLOGY FOR MAINFRAME ARITHMETIC MODULE GENERATION
    HAYASHI, T
    DOI, T
    ASAI, M
    ISHIBASHI, K
    SHUKURI, S
    WATANABE, A
    SUZUKI, M
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 501 - 504
  • [4] Design automation methodology and rf/analog modeling for rf CMOS and SiGe BiCMOS technologies
    Harame, D.L. (dharame@us.ibm.com), 1600, IBM Corporation (47): : 2 - 3
  • [5] Comparison of CMOS and BiCMOS optical receiver SoCs
    Zimmermann, H
    Swoboda, R
    Schneider, K
    Knorr, J
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 598 - 609
  • [6] SPEED COMPARISON OF DIGITAL BICMOS AND CMOS CIRCUITS
    ROTHERMEL, A
    HOSTICKA, B
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1989, 136 (02): : 49 - 56
  • [7] CMOS Implementation Comparison of NCL Gates
    Parsan, Farhad A.
    Smith, Scott C.
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 394 - 397
  • [8] Design of a 10.7MHz bandpass ΣΔmodulator:: a comparison between CMOS and BiCMOS technologies
    Francesconi, F
    Liberali, V
    Magani, P
    Maloberti, F
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 281 - 284
  • [9] A Post-processing Methodology to Improve the Automatic Design of CMOS Gates at Layout-level
    Smaniotto, Gustavo
    Zanandrea, Regis
    Cardoso, Maicon
    de Souza, Renato
    Moreira, Matheus
    Marques, Felipe
    da Rosa, Leomar, Jr.
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 42 - 45
  • [10] On the Design of New Low-Power CMOS Standard Ternary Logic Gates
    Doostaregan, Akbar
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 115 - 120