AREA-EFFICIENT ARCHITECTURES FOR THE VITERBI ALGORITHM .1. THEORY

被引:36
|
作者
SHUNG, CB
LIN, HD
CYPHER, R
SIEGEL, PH
THAPAR, HK
机构
[1] AT&T BELL LABS, HOLMDEL, NJ 07733 USA
[2] IBM CORP, ALMADEN RES CTR, DIV RES, SAN JOSE, CA 95120 USA
[3] IBM CORP, DIV STORAGE SYST PROD, SAN JOSE, CA 95114 USA
关键词
D O I
10.1109/26.223789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Viterbi algorithm has been widely applied to many decoding and estimation applications in communications and signal processing. A state-parallel implementation is usually used in which one add-compare-select (ACS) unit is devoted to each state in the trellis. In this paper we present a systematic approach of partitioning, scheduling, and mapping the N trellis states to P ACS's, where N > P. The area saving of our architecture comes from the reduced number of both the ACS's and interconnection wires. The design of the ACS, path metric storage, and routing network is discussed in detail. The proposed architecture creates internal parallelism due to the ACS sharing, which can be exploited to increase the throughput rate by pipelining. Consequently, the area-efficient architecture offers a favorable (smaller) area-time product, compared to a state-parallel implementation. These results will be demonstrated by application examples in the accompanying paper.
引用
收藏
页码:636 / 644
页数:9
相关论文
共 50 条
  • [31] FPGA-based High-Throughput and Area-Efficient Architectures of the Hummingbird Cryptography
    Min, Biao
    Cheung, Ray C. C.
    Han, Yan
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 3998 - 4002
  • [32] High-throughput and area-efficient architectures for image encryption using PRINCE cipher
    Kumar, Abhiram
    Singh, Pulkit
    Patro, K. Abhimanyu Kumar
    Acharya, Bibhudendra
    INTEGRATION-THE VLSI JOURNAL, 2023, 90 : 224 - 235
  • [33] A New Area-efficient FIR Filter Design Algorithm by Dynamic Programming
    Zhao, Juan
    Wang, Yujia
    Chen, Jiajia
    Feng, Feng
    2016 24TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2016, : 1853 - 1856
  • [34] An Area-Efficient Parallel Turbo Decoder Based on Contention Free Algorithm
    Tseng, Kai-Hsin
    Chuang, Hsiang-Tsung
    Tseng, Shao-Yen
    Fang, Wai-Chi
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 203 - 206
  • [35] KnapBind: An area-efficient binding algorithm for low-leakage datapaths
    Gopalakrishnan, C
    Katkoori, S
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 430 - 435
  • [36] An area-efficient Euclidean algorithm block for Reed-Solomon decoder
    Lee, H
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 209 - 210
  • [37] Design of an area-efficient multiplier
    Kumar, Naman S.
    Shravan, S. D.
    Sudhanva, N. G.
    Hande, Shreyas V.
    Kumar, Praveen Y. G.
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332
  • [38] Area-efficient HEVC core transform using multi-sized and reusable DCT architectures
    Younesi, Reza
    Rastegar Fatemi, Mohammad Jalal
    Rastgarpour, Maryam
    MULTIMEDIA TOOLS AND APPLICATIONS, 2021, 80 (30) : 36249 - 36274
  • [39] Area-efficient HEVC core transform using multi-sized and reusable DCT architectures
    Reza Younesi
    Mohammad Jalal Rastegar Fatemi
    Maryam Rastgarpour
    Multimedia Tools and Applications, 2021, 80 : 36249 - 36274
  • [40] Towards Generic Low-Power Area-Efficient Standard Cell Based Memory Architectures
    Meinerzhagen, P.
    Roth, C.
    Burg, A.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 129 - 132