AREA-EFFICIENT ARCHITECTURES FOR THE VITERBI ALGORITHM .1. THEORY

被引:36
|
作者
SHUNG, CB
LIN, HD
CYPHER, R
SIEGEL, PH
THAPAR, HK
机构
[1] AT&T BELL LABS, HOLMDEL, NJ 07733 USA
[2] IBM CORP, ALMADEN RES CTR, DIV RES, SAN JOSE, CA 95120 USA
[3] IBM CORP, DIV STORAGE SYST PROD, SAN JOSE, CA 95114 USA
关键词
D O I
10.1109/26.223789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Viterbi algorithm has been widely applied to many decoding and estimation applications in communications and signal processing. A state-parallel implementation is usually used in which one add-compare-select (ACS) unit is devoted to each state in the trellis. In this paper we present a systematic approach of partitioning, scheduling, and mapping the N trellis states to P ACS's, where N > P. The area saving of our architecture comes from the reduced number of both the ACS's and interconnection wires. The design of the ACS, path metric storage, and routing network is discussed in detail. The proposed architecture creates internal parallelism due to the ACS sharing, which can be exploited to increase the throughput rate by pipelining. Consequently, the area-efficient architecture offers a favorable (smaller) area-time product, compared to a state-parallel implementation. These results will be demonstrated by application examples in the accompanying paper.
引用
收藏
页码:636 / 644
页数:9
相关论文
共 50 条
  • [21] Area-Efficient Architectures for Large Integer and Quadruple Precision Floating Point Multipliers
    Jaiswal, Manish Kumar
    Cheung, Ray C. C.
    2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 25 - 28
  • [22] Area-efficient systolic architectures for inversions over GF(2m)
    Yan, ZY
    Sarwate, DV
    Liu, ZZ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5838 - 5841
  • [23] New fast and area-efficient pipeline 3-D DCT architectures
    Al-Azawi, Saad
    Nibouche, Omar
    Boussakta, Said
    Lightbody, Gaye
    DIGITAL SIGNAL PROCESSING, 2019, 84 : 15 - 25
  • [24] Energy- and Area-Efficient Architectures through Application Clustering and Architectural Heterogeneity
    Strozek, Lukasz
    Brooks, David
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2009, 6 (01)
  • [25] An area-efficient architecture for modified euclid algorithm in RS decoding
    Lim, YJ
    Lee, MH
    2000 IEEE 51ST VEHICULAR TECHNOLOGY CONFERENCE, PROCEEDINGS, VOLS 1-3, 2000, : 632 - 633
  • [26] Area-Efficient Barrett Modular Multiplication With Optimized Karatsuba Algorithm
    Zhang, Bo
    Yan, Shoumeng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (12) : 4626 - 4639
  • [27] Power and area-efficient register designs involving EHO algorithm
    Sabu, Neethu Anna
    Batri, K.
    CIRCUIT WORLD, 2020, 46 (02) : 93 - 105
  • [28] An area-efficient VLSI architecture of the viterbi decoder for reverse link IS-95 (CDMA) air interface
    Mujtaba, SA
    ICSP '98: 1998 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1998, : 525 - 528
  • [29] AN AREA-EFFICIENT TOPOLOGY FOR VLSI IMPLEMENTATION OF VITERBI DECODERS AND OTHER SHUFFLE-EXCHANGE TYPE STRUCTURES
    SPARSO, J
    JORGENSEN, HN
    PAASKE, E
    PEDERSEN, S
    RUBNERPETERSEN, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 90 - 97
  • [30] LOCALLY CONNECTED VLSI ARCHITECTURES FOR THE VITERBI ALGORITHM
    GULAK, PG
    KAILATH, T
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (03) : 527 - 537