A Sub-threshold 9T Static Random-access Memory Cell with High Write and Read Ability with Bit Interleaving Capability

被引:3
|
作者
Niaraki, R. [1 ]
Nobakht, M. [1 ]
机构
[1] Univ Guilan, Dept Elect Engn, Rasht, Iran
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2016年 / 29卷 / 05期
关键词
Bit Interleaving; Virtual Ground; Sub Threshold; Static Random-access Memory; Soft Error;
D O I
10.5829/idosi.ije.2016.29.05b.06
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper proposes a new sub-threshold low power 9T static random-access memory (SRAM) cell compatible with bit interleaving structure in which the effective sizing adjustment of access transistors in write mode is provided by isolating writing and reading paths. In the proposed cell, we consider a weak inverter to make better write mode operation. Moreover applying boosted word line feature decreases write mode failure. An access buffer seperates storage node from read access transistor to improve cell stability and prevent data-related leakage in read operation. Applying virtual ground also reduces the leakage. Furthermore, we design the cell control unit. The simulation results at VDD=0.5V exhibit the effectiveness of our proposed cell compared with other counterparts which are suitable for bit interleaving structure. Comparison results on the proposed cell and 6T cell show our cell improved 70% in write power consumption and 90.45% in read power consumption.
引用
收藏
页码:630 / 636
页数:7
相关论文
共 39 条
  • [31] A New Approach for Dimensional Optimization of Inverters in 6T-Static Random-Access Memory Cell Based on Silicon Nanowire Transistor
    Hashim, Yasir
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (02) : 1061 - 1067
  • [32] Process Invariant Schmitt Trigger Based Static Random Access Memory Cell with High Read Stability for Low Power Applications
    Rajput, Amit Singh
    Pattanaik, Manisha
    Tiwari, R. K.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (06) : 746 - 752
  • [33] A novel PVT-variation-tolerant Schmitt-trigger-based 12T SRAM cell with improved write ability and high ION/IOFF ratio in sub-threshold region
    Gupta, Monica
    Gupta, Kirti
    Pandey, Neeta
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3789 - 3810
  • [34] A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies
    Ansari, Mohammad
    Afzali-Kusha, Hassan
    Ebrahimi, Behzad
    Navabi, Zainalabedin
    Afzali-Kusha, Ali
    Pedram, Massoud
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 91 - 106
  • [35] A write bit-line free sub-threshold SRAM cell with fully half-select free feature and high reliability for ultra-low power applications
    Karamimanesh, Mehrzad
    Abiri, Ebrahim
    Hassanli, Kourosh
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 145
  • [36] Design and statistical analysis of low power and high speed 10T static random access memory cell
    Prasad, Govind
    Kumari, Neha
    Mandi, Bipin Chandra
    Ali, Maifuz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1319 - 1328
  • [37] A carbon nano-tube field effect transistor based stable, low-power 8T static random access memory cell with improved write access time
    Sachdeva, Ashish
    Kumar, Deepak
    Abbasian, Erfan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 162
  • [38] A novel two-port 6T CMOS SRAM cell structure for low-voltage VLSI SRAM with single-bit-line simultaneous read-and-write access (SBLSRWA) capability
    Wang, BT
    Kuo, JB
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 733 - 736
  • [39] A highly symmetrical 10 transistor 2-read/write dual-port static random access memory bitcell design in 28 nm high-k/metal-gate planar bulk CMOS technology
    Ishii, Yuichiro
    Tanaka, Miki
    Yabuuchi, Makoto
    Sawada, Yohei
    Tanaka, Shinji
    Nii, Koji
    Lu, Tien Yu
    Huang, Chun Hsien
    Chen, Shou Sian
    Kuo, Yu Tse
    Lung, Ching Cheng
    Cheng, Osbert
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)