A Sub-threshold 9T Static Random-access Memory Cell with High Write and Read Ability with Bit Interleaving Capability

被引:3
|
作者
Niaraki, R. [1 ]
Nobakht, M. [1 ]
机构
[1] Univ Guilan, Dept Elect Engn, Rasht, Iran
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2016年 / 29卷 / 05期
关键词
Bit Interleaving; Virtual Ground; Sub Threshold; Static Random-access Memory; Soft Error;
D O I
10.5829/idosi.ije.2016.29.05b.06
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper proposes a new sub-threshold low power 9T static random-access memory (SRAM) cell compatible with bit interleaving structure in which the effective sizing adjustment of access transistors in write mode is provided by isolating writing and reading paths. In the proposed cell, we consider a weak inverter to make better write mode operation. Moreover applying boosted word line feature decreases write mode failure. An access buffer seperates storage node from read access transistor to improve cell stability and prevent data-related leakage in read operation. Applying virtual ground also reduces the leakage. Furthermore, we design the cell control unit. The simulation results at VDD=0.5V exhibit the effectiveness of our proposed cell compared with other counterparts which are suitable for bit interleaving structure. Comparison results on the proposed cell and 6T cell show our cell improved 70% in write power consumption and 90.45% in read power consumption.
引用
收藏
页码:630 / 636
页数:7
相关论文
共 39 条
  • [21] A data-independent 9T SRAM cell with enhanced ION/IOFF ratio and RBL voltage swing in near threshold and sub-threshold region
    Gupta, Monica
    Gupta, Kirti
    Pandey, Neeta
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 953 - 969
  • [22] A 32kb 90nm 10T-cell Sub-threshold SRAM with Improved Read and Write SNM
    Hassanzadeh, Sina
    Zamani, Milad
    Hajsadeghi, Khosrow
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [23] Design of Low Power Half Select Free 10T Static Random-Access Memory Cell
    Sachdeva, Ashish
    Tomar, V. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (04)
  • [24] Optimization of Resistance Load in 4T-Static Random-Access Memory Cell Based on Silicon Nanowire Transistor
    Hashim, Yasir
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (02) : 1199 - 1201
  • [25] Single bit line accessed high-performance ultra-low voltage operating 7T static random access memory cell with improved read stability
    Rawat, Bhawna
    Mittal, Poornima
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (05) : 1435 - 1449
  • [26] Complementary-Magnetization-Switching Perpendicular Spin-Orbit Torque Random-Access Memory Cell for High Read Performance
    Zhang, Hao
    Wang, Di
    Liu, Long
    Liu, Yu
    Lin, Huai
    Zhang, Yifan
    Xie, Changqing
    IEEE MAGNETICS LETTERS, 2024, 15 : 1 - 5
  • [27] A two-dimension half-select free 12T SRAM cell with enhanced write ability and read stability for bit-interleaving architecture
    Yin, Jialu
    Yuan, Jia
    Li, Zhi
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2022, 19 (23)
  • [28] 39% access time improvement, 11% energy reduction, 32 kbit 1-read/1-write 2-port static random-access memory using two-stage read boost and write-boost after read sensing scheme
    Yamamoto, Yasue
    Moriwaki, Shinichi
    Kawasumi, Atsushi
    Miyano, Shinji
    Shinohara, Hirofumi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [29] LCSRAM: A leakage controlled six-transistor static random access memory cell with intrinsically high read stability
    Badrudduza, Sayeed A.
    Samson, Giby
    Clark, Lawrence T.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 621 - +
  • [30] A NOVEL HIGH-SPEED, 3-ELEMENT SI-BASED STATIC RANDOM-ACCESS MEMORY (SRAM) CELL
    CARNS, TK
    ZHENG, X
    WANG, KL
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (06) : 256 - 258