A HIGH-SPEED MULTIPLIER USING A REDUNDANT BINARY ADDER TREE

被引:80
|
作者
HARATA, Y [1 ]
NAKAMURA, Y [1 ]
NAGASE, H [1 ]
TAKIGAWA, M [1 ]
TAKAGI, N [1 ]
机构
[1] KYOTO UNIV,FAC ENGN,DEPT INFORMAT SCI,KYOTO 606,JAPAN
关键词
INTEGRATED CIRCUITS; LSI; -; Applications;
D O I
10.1109/JSSC.1987.1052667
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16-bit multiplied by 16-bit multiplier for 2 two's-complement binary numbers based on a new algorithm is described. This multiplier has been fabricated on an LSI chip using a standard n-E/D MOS process technology with a 2. 7- mu m design rule. This multiplier is characterized by use of a binary tree of redundant binary adders. In the new algorithm, n-bit multiplication is performed in a time proportional to log//2 n and the physical design of the multiplier is constructed of a regular cellular array. This new algorithm has been proposed by N. Takagi et al. (1982, 1983). The 16-bit multiplied by 16-bit multiplier chip size is 5. 8 multiplied by 6. 3 mm**2 using the new layout for a binary adder tree. The chip contains about 10,600 transistors, and the longest logic path includes 46 gates. The multiplication time was measured as 120 ns. It is estimated that a 32-bit multiplied by 32-bit multiplication time is about 140 ns.
引用
收藏
页码:28 / 34
页数:7
相关论文
共 50 条
  • [21] HIGH-SPEED BINARY RATE-MULTIPLIER - REPLY
    ELLIOTT, AR
    [J]. PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1972, 60 (08): : 1016 - &
  • [22] DESIGN OF HIGH-SPEED FULLY SERIAL TREE MULTIPLIER
    MCCREA, PG
    MATHESON, WS
    [J]. IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1981, 128 (01): : 13 - 20
  • [23] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [24] 4-Bit High-Speed Binary Ling Adder
    Gupta, Projjal
    [J]. arXiv, 2019,
  • [25] High Performance Redundant Binary Multiplier
    Bawaskar, Ashish A.
    Alagdeve, Vilas
    Keote, Rashmi
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1277 - 1281
  • [26] HIGH-SPEED ADDER USING GUNN DIODES
    KATAOKA, S
    KOMAMIYA, K
    MORISUE, M
    [J]. PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (10): : 1526 - &
  • [27] HIGH-SPEED MODULAR MULTIPLIERS BASED ON A NEW BINARY SIGNED-DIGIT ADDER TREE STRUCTURE
    Zhang, Mingda
    Wei, Shugang
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (06)
  • [28] High-Speed Modular Multipliers Based on a New Binary Signed-Digit Adder Tree Structure
    Zhang, Mingda
    Wei, Shugang
    [J]. PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES 2010), 2010, : 615 - 619
  • [29] A HIGH-SPEED ADDER USING JOSEPHSON ELEMENTS
    MORISUE, M
    KURAMOCHI, K
    MATSUO, H
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 1981, 17 (06) : 3420 - 3422
  • [30] Han–Carlson adder based high-speed Vedic multiplier for complex multiplication
    Tapsi Gupta
    Janki Ballabh Sharma
    [J]. Microsystem Technologies, 2018, 24 : 3901 - 3906