BIT-SERIAL SYSTOLIC ARRAY IMPLEMENTATION OF A MULTILAYER PERCEPTRON

被引:8
|
作者
MURTAGH, P [1 ]
TSOI, AC [1 ]
BERGMANN, N [1 ]
机构
[1] FLINDERS UNIV S AUSTRALIA,CSIRO,FLINDERS JOINT RES CTR INFORMAT TECHNOL,ADELAIDE,SA 5001,AUSTRALIA
来源
关键词
SYSTOLIC ARRAY ARCHITECTURE; MULTILAYER PERCEPTRON;
D O I
10.1049/ip-e.1993.0040
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper describes the implementation of a bit-serial systolic array architecture for a multilayer perceptron. It is shown that both the recall phase and learning phase can be mapped onto a similar systolic array structure, with minor differences. As a result, a combined systolic array structure is proposed for both the recall phase and the learning phase. The design is simulated using the FIRST silicon compiler to solve the exclusive OR problem, and then compared with a 32-bit floating-point simulation. The central element, multiply-and-accumulate operator was fabricated using a 1.2 mum double metal CMOS p-well process by ORBIT semiconductor, and found to perform satisfactorily. The required chips were implemented with the same technology, and performance parameters estimated. Furthermore, the performance of this architecture in solving the NETtalk problem is compared with other implementations.
引用
收藏
页码:277 / 288
页数:12
相关论文
共 50 条
  • [41] Network Pruning for Bit-Serial Accelerators
    Zhao, Xiandong
    Wang, Ying
    Liu, Cheng
    Shi, Cong
    Tu, Kaijie
    Zhang, Lei
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (05) : 1597 - 1609
  • [42] BUILDING CIRCUITS WITH BIT-SERIAL ARCHITECTURE
    SMITH, K
    [J]. ELECTRONICS-US, 1982, 55 (15): : 70 - 70
  • [43] A BIT-SERIAL VLSI ARRAY-PROCESSING CHIP FOR IMAGE-PROCESSING
    HEATON, R
    BLEVINS, D
    DAVIS, E
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) : 364 - 368
  • [44] A COMPARISON OF BIT-SERIAL AND BIT PARALLEL DCT DESIGNS
    CROOK, D
    FULCHER, J
    [J]. VLSI DESIGN, 1995, 3 (01) : 59 - 65
  • [45] Design and implementation of a pipelined bit-serial SFQ microprocessor, CORE1β
    Yamanashi, Y.
    Tanaka, M.
    Akimoto, A.
    Park, H.
    Kamiya, Y.
    Irie, N.
    Yoshikawa, N.
    Fujimaki, A.
    Terai, H.
    Hashimoto, Y.
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 474 - 477
  • [46] BIT-SERIAL PARALLEL PROCESSING SYSTEMS
    BATCHER, KE
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (05) : 377 - 384
  • [47] BIT-SERIAL ARCHITECTURE FOR OPTICAL COMPUTING
    HEURING, VP
    JORDAN, HF
    PRATT, JP
    [J]. APPLIED OPTICS, 1992, 31 (17): : 3213 - 3224
  • [48] BIT-SERIAL DEVICE FOR MAXIMIZATION AND SORTING
    YUEN, CK
    [J]. PROCEEDINGS OF THE IEEE, 1980, 68 (02) : 296 - 297
  • [49] Long number bit-serial squarers
    Chaniotakis, E
    Kalivas, P
    Pekmestzi, KZ
    [J]. 17th IEEE Symposium on Computer Arithmetic, Proceedings, 2005, : 29 - 36
  • [50] NEW BIT-SERIAL VLSI IMPLEMENTATION OF RNS FIR DIGITAL-FILTERS
    WANG, CL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (11): : 768 - 772