Design and implementation of a pipelined bit-serial SFQ microprocessor, CORE1β

被引:81
|
作者
Yamanashi, Y. [1 ]
Tanaka, M.
Akimoto, A.
Park, H.
Kamiya, Y.
Irie, N.
Yoshikawa, N.
Fujimaki, A.
Terai, H.
Hashimoto, Y.
机构
[1] Yokohama Natl Univ, Dept Elect & Comp Engn, Yokohama, Kanagawa 2408501, Japan
[2] Nagoya Univ, Dept Quantum Engn, Nagoya, Aichi 4648603, Japan
[3] Natl Inst Informat & Commun Technol, Kobe, Hyogo 6512492, Japan
[4] Int Superconduct Technol Ctr, Superconduct Res Lab, Tsukuba, Ibaraki 3058501, Japan
关键词
Josephson logic; microprocessors; pipelining; SFQ circuits; superconducting integrated circuits;
D O I
10.1109/TASC.2007.898606
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined 8-bit-serial single-flux-quantum (SFQ) microprocessor, called CORE1 beta, was designed and tested. The CORE1 beta has two cascaded arithmetic logic units (ALUs) based on forwarding architecture, which can perform two register operations from one instruction. Pipelining is also extensively adopted to enhance the performance. A new design method, known as one-hot encoding, has been introduced into the design of the control circuit. The 4-stage-pipelined SFQ microprocessors, CORE1 beta 8, have been implemented using the CONNECT cell library and the SRL 2.5 kA/cm(2) Nb process. The frequency for the instruction fetch is 25 GHz, and 20 GHz for the bit-serial data operation. The peak performance and the power consumption of the CORE1 beta 8 are estimated to be 1400 MOPS (million instructions per second) and 3.4 mW, respectively. We have experimentally demonstrated 4-stage pipelining and all functionalities of the CORE1 beta 8 microprocessors by on-chip high-speed tests.
引用
收藏
页码:474 / 477
页数:4
相关论文
共 50 条
  • [1] Design and implementation of circuit components of the SFQ microprocessor, CORE1
    Nakajima, N
    Matsuzaki, F
    Yamanashi, Y
    Yoshikawa, N
    Tanaka, M
    Kondo, T
    Fujimaki, A
    Terai, H
    Yorozu, S
    [J]. SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2004, 17 (03): : 301 - 307
  • [2] Design and implementation of a pipelined 8 bit-serial single-flux-quantum microprocessor with cache memories
    Tanaka, M.
    Yamanashi, Y.
    Irie, N.
    Park, H-J
    Iwasaki, S.
    Takagi, K.
    Taketomi, K.
    Fujimaki, A.
    Yoshikawa, N.
    Terai, H.
    Yorozu, S.
    [J]. SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2007, 20 (11): : S305 - S309
  • [3] Bit-serial single flux quantum microprocessor CORE
    Fujimaki, Akira
    Tanaka, Masamitsu
    Yamada, Takahiro
    Yamanashi, Yuki
    Park, Heejoung
    Yoshikawa, Nobuyuki
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (03) : 342 - 349
  • [4] Design and Demonstration of an 8-bit Bit-Serial RSFQ Microprocessor: CORE e4
    Ando, Yuki
    Sato, Ryo
    Tanaka, Masamitsu
    Takagi, Kazuyoshi
    Takagi, Naofumi
    Fujimaki, Akira
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2016, 26 (05)
  • [5] Design and implementation of a high-speed bit-serial SFQ adder based on the binary decision diagram
    Kawasaki, K
    Yoda, K
    Yoshikawa, N
    Fujimaki, A
    Terai, H
    Yorozu, S
    [J]. SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2003, 16 (12): : 1497 - 1502
  • [6] BIT-SERIAL VLSI IMPLEMENTATION FOR AN OPTIMIZED TRANSMULTIPLEXER DESIGN
    CATTHOOR, F
    DEMAN, H
    VANDEWALLE, J
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1987, 15 (03) : 281 - 303
  • [7] Approach for formal verification of a bit-serial pipelined architecture
    Zabel, Henning
    Rettberg, Achim
    Krupp, Alexander
    [J]. EMBEDDED SYSTEM DESIGN: TOPICS, TECHNIQUES AND TRENDS, 2007, 231 : 47 - +
  • [8] On implementation of fast, bit-serial loops
    Vesterbacka, M
    Palmkvist, K
    Manhammar, L
    [J]. PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 190 - 193
  • [9] Design and implementation of bit-serial FIR filter using FPGA
    Dawoud, DS
    Zibani, I
    [J]. CCCT 2003, VOL 5, PROCEEDINGS: COMPUTER, COMMUNICATION AND CONTROL TECHNOLOGIES: II, 2003, : 175 - 180
  • [10] Low-Level Space Optimization of an AES Implementation for a Bit-Serial Fully Pipelined Architecture
    Weber, Raphael
    Rettberg, Achim
    [J]. ANALYSIS, ARCHITECTURES AND MODELLING OF EMBEDDED SYSTEMS, 2009, 310 : 271 - +