OPTIMIZATION OF ONE-BIT FULL ADDERS EMBEDDED IN REGULAR STRUCTURES

被引:6
|
作者
IWANO, K
STEIGLITZ, K
机构
[1] Princeton Univ, NJ, USA, Princeton Univ, NJ, USA
关键词
SEMICONDUCTOR DEVICES; MOS - Computer Aided Design - SIGNAL PROCESSING - Digital Techniques;
D O I
10.1109/TASSP.1986.1164923
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The problem of optimizing transistor sizes is studied for the one-bit nMOS full adder either isolated or embedded in a regular array. A local optimization method called the critical-path optimization method is developed. In this method, two parameters at a time are changed along the critical path until a locally optimal choice of transistor sizes is found. The critical-path optimization method uses the Univ. of Calif. at Berkeley VLSI tools and the hierarchical layout language ALLENDE developed at Princeton Univ. The details of the critical-path optimization method and power-time tradeoff curves are illustrated. The one-bit full adder embedded in a simple array multiplier is optimized. Because the optimization of the entire circuit becomes less practical when the circuit becomes larger, a method is developed that makes use of circuit regularity. It is proved that a small array of one-bit full adders, called the canonical configuration, has the same local optima as the n multiplied by n multiplier, for large n, with the criterion of minimizing the delay time T. Hence, the computation load can be greatly reduced by optimizing this canonical configuration instead of optimizing the entire circuit.
引用
收藏
页码:1289 / 1300
页数:12
相关论文
共 50 条
  • [21] New CMOS circuit implementation of a one-bit full-adder cell
    Shubin V.V.
    Russian Microelectronics, 2011, 40 (2) : 119 - 127
  • [22] Position Optimization for Mobile Relay by Utilizing One-bit Feedback Information
    Xie, Ning
    Chen, Jingkun
    Hang, Yuan
    Wang, Hui
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB), 2017,
  • [23] Thresholds Optimization for One-Bit Feedback Multi-User Scheduling
    Hafez, Mohammed
    El Shafie, Ahmed
    Shaqfeh, Mohammed
    Khattab, Tamer
    Alnuweiri, Hussein
    Arslan, Huseyin
    IEEE WIRELESS COMMUNICATIONS LETTERS, 2018, 7 (04) : 646 - 649
  • [24] One-Bit Transceiver Optimization for mmWave Integrated Sensing and Communication Systems
    Lin, Qi
    Shen, Hong
    Li, Zhicheng
    Xu, Wei
    Zhao, Chunming
    You, Xiaohu
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2025, 73 (02) : 800 - 816
  • [25] ENERGY BEAMFORMING WITH ONE-BIT FEEDBACK
    Xu, Jie
    Zhang, Rui
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [26] Design and Implementation of 32-Bit Adders Using Various Full Adders
    Maurya, K. Anirudh Kumar
    Lakshmanna, Y. Rama
    Sindhuri, K. Bala
    Kumar, N. Udaya
    2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
  • [27] One-bit processing for digital control
    Wu, X
    Goodall, RM
    IEE PROCEEDINGS-CONTROL THEORY AND APPLICATIONS, 2005, 152 (04): : 403 - 410
  • [28] ONE-BIT DELAY IN RING NETWORKS
    COHEN, R
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (06) : 735 - 737
  • [29] Error exponents for one-bit watermarking
    Liu, T
    Moulin, P
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL III, PROCEEDINGS: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING SIGNAL, PROCESSING EDUCATION, 2003, : 65 - 68
  • [30] DEEP ONE-BIT COMPRESSIVE AUTOENCODING
    Khobahi, Shahin
    Bose, Arindam
    Soltanalian, Mojtaba
    2021 IEEE STATISTICAL SIGNAL PROCESSING WORKSHOP (SSP), 2021, : 371 - 375