共 50 条
- [22] Low power 3-input AND/XOR gate design Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2015, 27 (05): : 940 - 945
- [24] Designing a one-bit coplanar QCA ALU using a novel robust area-efficient three-input majority gate design JOURNAL OF SUPERCOMPUTING, 2023, 79 (16): : 17897 - 17918
- [25] Designing a one-bit coplanar QCA ALU using a novel robust area-efficient three-input majority gate design The Journal of Supercomputing, 2023, 79 : 17897 - 17918
- [28] Balanced Current Source Model of the Three-input Combinational Loigc Gate for Timing Analysis 2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 121 - 124
- [29] Design and Test of a Low-Power 90nm Xor/Xnor Gate for Cryptographic Applications 2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,