A Novel Low Power Three-Input OR/XNOR Gate Design

被引:1
|
作者
Liang, Hao [1 ]
Xia, Yinshui [1 ]
Wang, Shiheng [1 ]
Qian, Libo [1 ]
机构
[1] Ningbo Univ, Sch Informat Sci & Engn, Ningbo 315211, Zhejiang, Peoples R China
基金
国家教育部博士点专项基金资助;
关键词
OR/XNOR Gate; Reed-Muller Logic; Low Power; PDP; Transistor Level; HSPICE;
D O I
10.1166/jolpe.2014.1337
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-input OR/XNOR gate is the basic complex gate for Reed-Muller (RM) logic to implement logic circuits. To overcome the drawbacks of the present OR and XNOR cascaded OR/XNOR gate with the long delay time, high power consumption and power delay product (PDP), a low power three-input OR/XNOR gate at the transistor level is proposed. The proposed design is simulated using Cadence IC5141 and Synopsys HSPICE with 55 nm CMOS process at 1.2 V standard supply voltage. The post-simulation results demonstrate that the proposed circuit has the advantages of low power, fast speed, and low PDP compared with the classical cascaded designs, and the improvement of the power and PDP are up to 21.88% and 38.61%, respectively.
引用
收藏
页码:342 / 346
页数:5
相关论文
共 50 条
  • [21] Proof of principle of a three-input AND-INHIBIT-OR combinatorial logic gate array
    Magri, David C.
    Spiteri, Jake C.
    ORGANIC & BIOMOLECULAR CHEMISTRY, 2017, 15 (32) : 6706 - 6709
  • [22] Low power 3-input AND/XOR gate design
    Liang, Hao
    Xia, Yinshui
    Qian, Libo
    Huang, Chunlei
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2015, 27 (05): : 940 - 945
  • [23] Three-Input NPN Class Gate Library for Atomic Silicon Quantum Dots
    Vieira, Maria D.
    Ng, Samuel S. H.
    Walter, Marcel
    Wille, Robert
    Walus, Konrad
    Ferreira, Ricardo S.
    Vilela Neto, Omar P.
    Nacif, Jose Augusto M.
    IEEE DESIGN & TEST, 2022, 39 (06) : 147 - 155
  • [24] Designing a one-bit coplanar QCA ALU using a novel robust area-efficient three-input majority gate design
    Riki, Samira
    Hassani, Fatemeh Serajeh
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (16): : 17897 - 17918
  • [25] Designing a one-bit coplanar QCA ALU using a novel robust area-efficient three-input majority gate design
    Samira Riki
    Fatemeh Serajeh Hassani
    The Journal of Supercomputing, 2023, 79 : 17897 - 17918
  • [26] All-Optical Three-Input "AND" Gate Dependent on a Differential Modulation Architecture
    Termos, Hassan
    Mansour, Ali
    ELECTRONICS, 2023, 12 (07)
  • [27] Three-Input Majority Logic Gate and Multiple Input Logic Circuit Based on DNA Strand Displacement
    Li, Wei
    Yang, Yang
    Yan, Hao
    Liu, Yan
    NANO LETTERS, 2013, 13 (06) : 2980 - 2988
  • [28] Balanced Current Source Model of the Three-input Combinational Loigc Gate for Timing Analysis
    Chen, Kai
    Kim, Young Hwan
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 121 - 124
  • [29] Design and Test of a Low-Power 90nm Xor/Xnor Gate for Cryptographic Applications
    Tena-Sanchez, Erica
    Castro, Javier
    Acosta, Antonio J.
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [30] A new direct design for three-input XOR function on the transistor level
    Fang, SC
    Wang, JM
    Feng, WS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1996, 43 (04) : 343 - 348