A highly efficient behavioural model of router for network-on-chip with link aggregation

被引:4
|
作者
Korotkyi, Ievgen [1 ]
Lysenko, Oleksandr [1 ]
机构
[1] Natl Tech Univ Ukraine, Kyiv Polytechn Inst, DEDEC, Polytechnic 16 St, UA-03056 Kiev, Ukraine
关键词
network-on-chip; NoC; link aggregation; LAG; router; FPGA; simulation; SystemC;
D O I
10.1504/IJES.2013.052170
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new method of link aggregation (LAG) in networks-on-chip (NoC) is investigated. This method considerably (by 152 % 300%) increases a network saturation threshold by connection of topologically adjacent routers using of multiple physical links. The authors consider several ways how to improve simulation performance of digital circuits. An algorithm, which illustrates operation of high-performance SystemC model of a NoC router with LAG, is proposed. This paper also includes results of computer simulation of the suggested fast SystemC model and its synthesisable System Verilog counterpart. The results of ModelSim simulation show that usage of proposed SystemC model instead of its System Verilog analogue reduces the duration of simulation in ten times and diminish the required memory in 121 times. Herewith, the prediction error for saturation threshold of NoC does not exceed 6.1%.
引用
收藏
页码:3 / 12
页数:10
相关论文
共 50 条
  • [1] A Highly Adaptive and Efficient Router Architecture for Network-on-Chip
    Ahmadinia, Ali
    Shahrabi, Alireza
    [J]. COMPUTER JOURNAL, 2011, 54 (08): : 1295 - 1307
  • [2] An Efficient Network-on-Chip Router for Dataflow Architecture
    Shen, Xiao-Wei
    Ye, Xiao-Chun
    Tan, Xu
    Wang, Da
    Zhang, Lunkai
    Li, Wen-Ming
    Zhang, Zhi-Min
    Fan, Dong-Rui
    Sun, Ning-Hui
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2017, 32 (01) : 11 - 25
  • [3] An Efficient Network-on-Chip Router for Dataflow Architecture
    Xiao-Wei Shen
    Xiao-Chun Ye
    Xu Tan
    Da Wang
    Lunkai Zhang
    Wen-Ming Li
    Zhi-Min Zhang
    Dong-Rui Fan
    Ning-Hui Sun
    [J]. Journal of Computer Science and Technology, 2017, 32 : 11 - 25
  • [4] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    [J]. PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233
  • [5] AS-Router: A novel allocation service for efficient Network-on-Chip☆
    Katta, Monika
    Ramesh, T. K.
    Plosila, Juha
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2024, 50
  • [6] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [7] Router with Centralized Buffer for Network-on-Chip
    Wang, Ling
    Zhang, Jianwen
    Yang, Xiaoqing
    Wen, Dongxin
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 469 - 474
  • [8] Configurable network-on-chip router macrocells
    Saponara, Sergio
    Fanucci, Luca
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 45 : 141 - 150
  • [9] Reconfigurable Router Design for Network-On-Chip
    Mathew, Minu
    Mugilan, D.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1268 - 1272
  • [10] Analysis of a tandem network model of a single-router Network-on-Chip
    Paul Beekhuizen
    Dee Denteneer
    Ivo Adan
    [J]. Annals of Operations Research, 2008, 162 : 19 - 34