An Efficient Network-on-Chip Router for Dataflow Architecture

被引:0
|
作者
Xiao-Wei Shen
Xiao-Chun Ye
Xu Tan
Da Wang
Lunkai Zhang
Wen-Ming Li
Zhi-Min Zhang
Dong-Rui Fan
Ning-Hui Sun
机构
[1] State Key Laboratory of Computer Architecture,School of Computer and Control Engineering
[2] Institute of Computing Technology,Department of Computer Science
[3] Chinese Academy of Sciences,undefined
[4] University of Chinese Academy of Sciences,undefined
[5] The University of Chicago,undefined
关键词
multi-destination; router; network-on-chip; dataflow architecture; high-performance computing;
D O I
暂无
中图分类号
学科分类号
摘要
Dataflow architecture has shown its advantages in many high-performance computing cases. In dataflow computing, a large amount of data are frequently transferred among processing elements through the network-on-chip (NoC). Thus the router design has a significant impact on the performance of dataflow architecture. Common routers are designed for control-flow multi-core architecture and we find they are not suitable for dataflow architecture. In this work, we analyze and extract the features of data transfers in NoCs of dataflow architecture: multiple destinations, high injection rate, and performance sensitive to delay. Based on the three features, we propose a novel and efficient NoC router for dataflow architecture. The proposed router supports multi-destination; thus it can transfer data with multiple destinations in a single transfer. Moreover, the router adopts output buffer to maximize throughput and adopts non-flit packets to minimize transfer delay. Experimental results show that the proposed router can improve the performance of dataflow architecture by 3.6x over a state-of-the-art router.
引用
收藏
页码:11 / 25
页数:14
相关论文
共 50 条
  • [1] An Efficient Network-on-Chip Router for Dataflow Architecture
    Shen, Xiao-Wei
    Ye, Xiao-Chun
    Tan, Xu
    Wang, Da
    Zhang, Lunkai
    Li, Wen-Ming
    Zhang, Zhi-Min
    Fan, Dong-Rui
    Sun, Ning-Hui
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2017, 32 (01) : 11 - 25
  • [2] A Highly Adaptive and Efficient Router Architecture for Network-on-Chip
    Ahmadinia, Ali
    Shahrabi, Alireza
    [J]. COMPUTER JOURNAL, 2011, 54 (08): : 1295 - 1307
  • [3] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    [J]. PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233
  • [4] Flexible router architecture for network-on-chip
    Sayed, Mostafa S.
    Shalaby, Ahmed
    El-Sayed, Mohamed
    Goulart, Victor
    [J]. COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2012, 64 (05) : 1301 - 1310
  • [5] NoCGuard: A Reliable Network-on-Chip Router Architecture
    Shafique, Muhammad Akmal
    Baloch, Naveed Khan
    Baig, Muhammad Iram
    Hussain, Fawad
    Zikria, Yousaf Bin
    Kim, Sung Won
    [J]. ELECTRONICS, 2020, 9 (02)
  • [6] A Tightly Coupled Network-on-Chip Router Architecture
    Xie Bin
    Feng Degui
    Jiang Guanjun
    Wang Chao
    Zhang Nan
    Chen Tianzhou
    [J]. 2009 INTERNATIONAL CONFERENCE ON SCALABLE COMPUTING AND COMMUNICATIONS & EIGHTH INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTING, 2009, : 279 - 284
  • [7] Shield: A Reliable Network-on-Chip Router Architecture for Chip Multiprocessors
    Poluri, Pavan
    Louri, Ahmed
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (10) : 3058 - 3070
  • [8] REE: Reconfigurable and energy-efficient router architecture in wireless network-on-chip
    Ouyang, Yiming
    Xu, Dongyu
    Chen, Zhimou
    Chen, Rongjing
    Zhou, Wu
    Liang, Huaguo
    [J]. MICROELECTRONICS JOURNAL, 2022, 129
  • [9] FPGA BASED DESIGN AND ARCHITECTURE OF NETWORK-ON-CHIP ROUTER FOR EFFICIENT DATA PROPAGATION
    Krutthika, Hirebasur Krishnappa
    Aswatha, Anur Rangappa
    [J]. IIOAB JOURNAL, 2020, 11 : 17 - 25
  • [10] Multicast parallel pipeline router architecture for network-on-chip
    Samman, Faizal A.
    Hollstein, Thomas
    Glesner, Manfred
    [J]. 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1200 - 1205