An Efficient Network-on-Chip Router for Dataflow Architecture

被引:0
|
作者
Xiao-Wei Shen
Xiao-Chun Ye
Xu Tan
Da Wang
Lunkai Zhang
Wen-Ming Li
Zhi-Min Zhang
Dong-Rui Fan
Ning-Hui Sun
机构
[1] State Key Laboratory of Computer Architecture,School of Computer and Control Engineering
[2] Institute of Computing Technology,Department of Computer Science
[3] Chinese Academy of Sciences,undefined
[4] University of Chinese Academy of Sciences,undefined
[5] The University of Chicago,undefined
关键词
multi-destination; router; network-on-chip; dataflow architecture; high-performance computing;
D O I
暂无
中图分类号
学科分类号
摘要
Dataflow architecture has shown its advantages in many high-performance computing cases. In dataflow computing, a large amount of data are frequently transferred among processing elements through the network-on-chip (NoC). Thus the router design has a significant impact on the performance of dataflow architecture. Common routers are designed for control-flow multi-core architecture and we find they are not suitable for dataflow architecture. In this work, we analyze and extract the features of data transfers in NoCs of dataflow architecture: multiple destinations, high injection rate, and performance sensitive to delay. Based on the three features, we propose a novel and efficient NoC router for dataflow architecture. The proposed router supports multi-destination; thus it can transfer data with multiple destinations in a single transfer. Moreover, the router adopts output buffer to maximize throughput and adopts non-flit packets to minimize transfer delay. Experimental results show that the proposed router can improve the performance of dataflow architecture by 3.6x over a state-of-the-art router.
引用
收藏
页码:11 / 25
页数:14
相关论文
共 50 条
  • [31] Energy Efficient Modulation for a Wireless Network-on-Chip Architecture
    DiTomaso, Dominic
    Laha, Soumyasanta
    Kaya, Savas
    Matolak, David
    Kodi, Avinash
    [J]. 2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 489 - 492
  • [32] An Efficient Embryonic Hardware Architecture based on Network-on-Chip
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 449 - 452
  • [33] ChangeSUB: A power efficient multiple network-on-chip architecture
    Baharloo, Mohammad
    Aligholipour, Rashid
    Abdollahi, Meisam
    Khonsari, Ahmad
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [34] A Novel Pipelining Scheme for Network-on-Chip Router
    Zhang, Zhe
    Hu, Xiaoming
    [J]. 2009 THIRD INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION, VOL 2, PROCEEDINGS, 2009, : 372 - 375
  • [35] Lightweight Network-on-Chip Router on Research and Design
    Du, Yi-Ran
    Li, Wei
    Dai, Zi-Bin
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 232 - 234
  • [36] A router architecture for connection-oriented service guarantees in the MANGO clockless network-on-chip
    Bjerregaard, T
    Sparso, J
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1226 - 1231
  • [37] Poster Abstract: A Network-on-Chip Router Architecture for Industrial Internet-of-Thing Gateways
    Li, Chenglong
    Li, Cunlu
    Fu, Wenwen
    Li, Tao
    Wang, Baosheng
    [J]. PROCEEDINGS OF THE 2023 THE 22ND INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING IN SENSOR NETWORKS, IPSN 2023, 2023, : 302 - 303
  • [38] Expansible Network-on-Chip Architecture
    Pedroso Pires, Ivan Luiz
    Zanata Alves, Marco Antonio
    Pessoa Albini, Luiz Carlos
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (02) : 61 - 68
  • [39] RETUNES: Reliable and Energy-Efficient Network-on-Chip Architecture
    Bhamidipati, Padmaja
    Karanth, Avinash
    [J]. 2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 488 - 495
  • [40] Pre-allocated path based low latency router architecture for network-on-chip
    Zheng, Xiao-Fu
    Gu, Hua-Xi
    Yang, Yin-Tang
    Huang, Zhong-Fan
    [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2013, 35 (02): : 341 - 348