THE FLOATING-GATE MOS DEVICE AS AN ANALOG TRIMMING ELEMENT

被引:2
|
作者
GAO, WN
SNELGROVE, WM
机构
[1] Department of Electronics, Carleton University, Ottawa
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1016/0026-2692(94)90083-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the use of floating gate MOS devices for analogue trimming. A floating gate MOSFET structure, in which tunnelling occurs at the corners of a polysilicon slab, has been fabricated using a standard 1.21 mu m n-well CMOS process. A three-dimensional device simulator, DAVINCI, is used to characterize the held enhancement due to geometry. The analogue storage performance of the floating gate is evaluated. The charge-transfer behaviour of floating gate MOS devices is analysed and modelled. This model describes the charging and discharging of the floating gate, and provides insights to the design of analogue floating gate devices. A feedback-based programming strategy is also discussed.
引用
收藏
页码:353 / 361
页数:9
相关论文
共 50 条
  • [41] PROPERTIES OF ELECTRICALLY REPROGRAMMABLE FLOATING-GATE MOS MEMORY ELEMENTS
    BELYAEV, SN
    KOLYASNIKOV, VA
    RAKITIN, VV
    STARIKOVA, TI
    TISHIN, YI
    ENKOVICH, VA
    [J]. SOVIET MICROELECTRONICS, 1982, 11 (02): : 95 - 100
  • [42] A Precision Floating-Gate Mismatch Measurement Technique for Analog Application
    Jung, Won-Young
    Kim, Jong-Min
    Kim, Jin-Soo
    Kim, Taek-Soo
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (05): : 780 - 785
  • [43] A Temperature Compensated Array of CMOS Floating-gate Analog Memory
    Huang, Chenling
    Chakrabartty, Shantanu
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 109 - 112
  • [44] Redesigning Commercial Floating-Gate Memory for Analog Computing Applications
    Bayat, F. Merrikh
    Guo, X.
    Om'mani, H. A.
    Do, N.
    Likharev, K. K.
    Strukov, D. B.
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1921 - 1924
  • [45] Field-programmable analog arrays: A floating-gate approach
    Hall, TS
    Hasler, P
    Anderson, DV
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 424 - 433
  • [46] The Design and Simulation Model of an Analog Floating-Gate Computational Element for use in Large-Scale Analog Reconfigurable Systems
    Gray, Jordan
    Robucci, Ryan
    Hasler, Paul
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 253 - 256
  • [47] Recharging process of commercial floating-gate MOS transistor in dosimetry application
    Ilic, Stefan D.
    Andjelkovic, Marko S.
    Duane, Russell
    Palma, Alberto J.
    Sarajlic, Milija
    Stankovic, Srboljub
    Ristic, Goran S.
    [J]. MICROELECTRONICS RELIABILITY, 2021, 126
  • [48] Analysis and measurement of a photo diode used as a control gate in a floating-gate MOS transistor
    Dominguez-Sanchez, Sergio
    Alfredo Reyes-Barranca, Mario
    Mendoza-Acevedo, Salvador
    Martin Flores-Nava, Luis
    [J]. SENSORS AND ACTUATORS A-PHYSICAL, 2017, 267 : 210 - 234
  • [49] Floating-gate EEPROM cell model based on MOS model 9
    Portal, JM
    Forli, L
    Née, D
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 799 - 802
  • [50] Programmable floating-gate MOS logic for low-power operation
    Berg, Y
    Lande, TS
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1792 - 1795