A HIGH-PERFORMANCE RECONFIGURABLE LINE MEMORY MACROCELL FOR VIDEO SIGNAL-PROCESSING ASICS

被引:0
|
作者
MATSUMURA, T
YOSHIMOTO, M
MAEDA, A
HORIBA, Y
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a high-performance reconfigurable line memory macrocell for video signal processing ASICs. The macrocell features a three-transistor memory cell array with a divided word line structure for write word lines. The transistor size of the memory cell has been determined by analyzing access time to achieve a more than 50 MHz through-put rate for various aspect ratios. A testing circuit has been embedded in the macrocell, which offers the video-rate testing and high fault coverage with a minimum circuit count. Moreover the macrocell has high reconfigurability of word-length, bit-width and aspect ratio. A 1152 words x 8 bits line memory has been implemented experimentally using 1.0-mu-m CMOS technology. As a result, 60 MHz operation has been observed, allowing real time processing of HDTV signal. By applying the macrocells to HDTV system LSIs, the reconfigurability and usefulness of the testing circuits have been verified.
引用
收藏
页码:3787 / 3795
页数:9
相关论文
共 50 条
  • [31] Embedding of dedicated high-performance ASICs into reconfigurable systems providing additional multimedia functionality
    Blume, H
    Blüthgen, HM
    Henning, C
    Osterloh, P
    Noll, TG
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (02): : 117 - 126
  • [32] Embedding of Dedicated High-Performance ASICs into Reconfigurable Systems Providing Additional Multimedia Functionality
    H. Blume
    H.-M. Blüthgen
    C. Henning
    P. Osterloh
    T.G. Noll
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 117 - 126
  • [33] OPTIMAL OFF-LINE SIGNAL-PROCESSING
    TSYPKIN, YZ
    AVEDYAN, ED
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 1993, 19 (01) : 41 - 46
  • [34] A HIGH-PERFORMANCE SATELLITE DATA MODEM USING REAL-TIME DIGITAL SIGNAL-PROCESSING TECHNIQUES
    ALLAN, RD
    BRAMWELL, JR
    SAUNDERS, DA
    TOMLINSON, M
    [J]. JOURNAL OF THE INSTITUTION OF ELECTRONIC AND RADIO ENGINEERS, 1988, 58 (03): : 117 - 124
  • [35] A HIGH-SPEED DIGITAL-FILTER LSI FOR VIDEO SIGNAL-PROCESSING
    ABE, M
    KOKUBUN, H
    AIDA, T
    GOTO, K
    KOBAYASHI, KI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) : 396 - 402
  • [36] High-performance FFT processing using reconfigurable logic
    Szedo, G
    Yang, V
    Dick, C
    [J]. CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1353 - 1356
  • [37] A HIGH-QUALITY MC-OBTC CODEC FOR VIDEO SIGNAL-PROCESSING
    CHEN, LG
    LIU, YC
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1994, 4 (01) : 92 - 98
  • [38] Design planning for high-performance ASICs
    [J]. IBM J Res Dev, 4 (431-452):
  • [39] A HIGH-PERFORMANCE SIGNAL-PROCESSING SYSTEM FOR THE HP-8146A OPTICAL TIME-DOMAIN REFLECTOMETER
    BELLER, J
    [J]. HEWLETT-PACKARD JOURNAL, 1993, 44 (01): : 63 - 68
  • [40] Design planning for high-performance ASICs
    Sayah, JY
    Gupta, R
    Sherlekar, DD
    Honsinger, PS
    Apte, JM
    Bollinger, SW
    Chen, HH
    DasGupta, S
    Hsieh, EP
    Huber, AD
    Hughes, EJ
    Kurzum, ZM
    Rao, VB
    Tabtieng, T
    Valijan, V
    Yang, DY
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (04) : 431 - 452