Process and device technologies for 1 Gbit dynamic random-access memory cells

被引:37
|
作者
Kaga, T
Ohkura, M
Murai, F
Yokoyama, N
Takeda, E
机构
来源
关键词
D O I
10.1116/1.588068
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article discusses the technological issues involved with continuing the miniaturization of dynamic random-access memory cells into the gigabit era. Ever-smaller giga-generation dynamic random-access memory cells require three-dimensional high-charge density capacitors with high-E insulating films, leading to the need for further improvements in lithographic resolution for ever-smaller, higher aspect ratio memory cells, and planarization technologies for reducing the memory-cell height. This article demonstrates two technologies for meeting these two requirements: high acceleration energy electron-beam lithography and KrF excimer-laser phase-shift photolithography, and plate-wiring merge technology. Metal-insulator-metal 1.6 nm Ta2O5 CROWN capacitors and single Si3N4 spacer OSELO isolation technology for an experimental 1 Gbit dynamic random-access memory chip are also discussed. (C) 1995 American Vacuum Society.
引用
收藏
页码:2329 / 2334
页数:6
相关论文
共 50 条