THE NS32081 FLOATING-POINT UNIT - ARCHITECTURE AND IMPLEMENTATION

被引:0
|
作者
GAVRIELOV, M [1 ]
EPSTEIN, L [1 ]
机构
[1] NATL SEMICOND CORP,SANTA CLARA,CA 95051
关键词
COMPUTER ARCHITECTURE - COMPUTERS; MICROCOMPUTER - DATA STORAGE; SEMICONDUCTOR - SEMICONDUCTOR DEVICES; MOS; -; STANDARDS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The NS32081 floating-point unit, an NMOS processor that provides high-speed floating-point operations, is described. The NS32081 implements the core of the proposed IEEE standard for binary floating-point arithmetic, with an emphasis on fast execution. The remainder of the standard is supported by a software package. Thus, by mixing hardware and software implementation, both high performance and full compatibility with the proposed IEEE standard have been obtained while keeping the chip design relatively simple. Topics discussed include the slave processor concept, internal structure, parallel multiway-brand, microcode and logic circuit implementations.
引用
收藏
页码:6 / 12
页数:7
相关论文
共 50 条
  • [21] A combined interval and floating-point reciprocal unit
    Kucukkabak, Umut
    Akkas, Ahmet
    2005 39TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2005, : 1366 - 1371
  • [22] An Efficient Architecture for Floating-Point Eigenvalue Decomposition
    Wang, Xinying
    Zambreno, Joseph
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 64 - 67
  • [23] Floating-point unit processing denormalized numbers
    Li, Z
    He, H
    Sun, YH
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 90 - 93
  • [24] Efficient Floating-Point Givens Rotation Unit
    Javier Hormigo
    Sergio D. Muñoz
    Circuits, Systems, and Signal Processing, 2021, 40 : 2419 - 2442
  • [25] A new architecture of a fast floating-point multiplier
    Zhou, X
    Tang, ZM
    ADVANCED PARALLEL PROCESSING TECHNOLOGIES, PROCEEDINGS, 2003, 2834 : 23 - 30
  • [26] The Calculation and Anticipation Unit for Floating-Point Addition
    Li, Linghao
    Shao, Zhibiao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (03)
  • [27] Fused Floating-Point Add and Subtract Unit
    Sharma, Jyoti
    Tarun, Pabbisetty
    Satishkumar, Sambangi
    Sivanantham, S.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [28] An Asynchronous IEEE Floating-Point Arithmetic Unit
    Noche, Joel R.
    Araneta, Jose C.
    SCIENCE DILIMAN, 2007, 19 (02) : 12 - 22
  • [29] FFT Implementation with Fused Floating-Point Operations
    Swartzlander, Earl E., Jr.
    Saleh, Hani H. M.
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (02) : 284 - 288
  • [30] Efficient Implementation of Floating-Point Reciprocator on FPGA
    Jaiswal, Manish Kumar
    Chandrachoodan, Nitin
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 267 - 271