Floating-point unit processing denormalized numbers

被引:0
|
作者
Li, Z [1 ]
He, H [1 ]
Sun, YH [1 ]
机构
[1] Tsing Hua Univ, Inst Microelect, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A hardware structure of floating-point unit (FPU) is presented. Four operations are supported, including: multiply-add-fused (MAF) operation A + (BxC), division, square-root operation, and conversion between fixed-point and floating-point numbers. The whole architecture is; fully compliant with the IEEE 754 standard. In the MAF unit, the throughput is one operation per cycle, and the instructions are executed in three pipeline stages. Besides, rounding and denormalized inputs and outputs can be one-fly processed with little additional latency introduced. Radix-4 SRT iteration algorithms for both divides and square-root operations are used. A standard cell implementation for single precision calculation based on SMIC 0.18 mu m CMOS technology has achieved.
引用
收藏
页码:90 / 93
页数:4
相关论文
共 50 条
  • [1] An IEEE 754 Double-Precision Floating-Point Multiplier for Denormalized and Normalized Floating-Point Numbers
    Thompson, Ross
    Stine, James E.
    [J]. PROCEEDINGS OF THE ASAP2015 2015 IEEE 26TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2015, : 62 - 63
  • [2] Performance impact of using denormalized numbers in basic floating-point operations
    Tenca, Alexandre F.
    Han, Kyung-Nam
    Tran, David
    [J]. CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 348 - 352
  • [3] Arithmetic Coding for Floating-Point Numbers
    Fischer, Marc
    Riedel, Oliver
    Lechler, Armin
    Verl, Alexander
    [J]. 2021 IEEE CONFERENCE ON DEPENDABLE AND SECURE COMPUTING (DSC), 2021,
  • [4] Konrad Zuse and Floating-Point Numbers
    Winkler, Juergen F. H.
    [J]. COMMUNICATIONS OF THE ACM, 2012, 55 (10) : 6 - 7
  • [5] FLOATING-POINT PROCESSING - INTRODUCTION
    VOSE, GM
    STEWART, GA
    [J]. BYTE, 1988, 13 (03): : 196 - 196
  • [6] Fused Floating-Point Magnitude Unit
    Min, Jae Hong
    Swartzlander, Earl E., Jr.
    [J]. 2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 1383 - 1386
  • [7] THE SUPRENUM VECTOR FLOATING-POINT UNIT
    KAMMER, H
    [J]. PARALLEL COMPUTING, 1988, 7 (03) : 315 - 323
  • [8] A FLOATING-POINT RESIDUE ARITHMETIC UNIT
    TAYLOR, FJ
    HUANG, CH
    [J]. JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1981, 311 (01): : 33 - 53
  • [9] Optimization Modulo the Theory of Floating-Point Numbers
    Trentin, Patrick
    Sebastiani, Roberto
    [J]. AUTOMATED DEDUCTION, CADE 27, 2019, 11716 : 550 - 567
  • [10] FLOATING-POINT NUMBERS WITH ERROR-ESTIMATES
    MASOTTI, G
    [J]. COMPUTER-AIDED DESIGN, 1993, 25 (09) : 524 - 538