LOGIC SYNTHESIS FOR LIBRARY-BASED FIELD-PROGRAMMABLE GATE ARRAYS

被引:0
|
作者
HERMANN, M
ROHFLEISCH, B
SCHLICHTMANN, U
WURTH, B
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The emergence of Field-Programmable Gate Arrays (FPGAs) as an important new technology to implement digital systems requires specific CAD methods. In this paper we propose logic synthesis techniques developed for FPGA technologies with large libraries. To map Boolean functions to an FPGA technology, several graph based representations of Boolean functions are investigated for their suitability. We also propose two approaches to exploit functional degrees of freedom before and after technology mapping. Experimental results for benchmark circuits show the effectiveness of the various synthesis and optimization techniques.
引用
收藏
页码:18 / 28
页数:11
相关论文
共 50 条