Edge detection using resistive threshold logic networks with CMOS flash memories

被引:3
|
作者
James, Alex Pappachen [1 ]
Pachentavida, Anusha [2 ]
Sugathan, Sherin [2 ]
机构
[1] Nazarbayev Univ, Sch Engn, Astana, Kazakhstan
[2] Enview R&D Labs, Neuromorph Engn Grp, Trivandrum, Kerala, India
关键词
Image processing; Cognitive systems; Evolvable hardware;
D O I
10.1108/IJICC-06-2013-0032
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Purpose - The purpose of this paper is to present a new approach to edge detection using semiconductor flash memory networks having scalable and parallel hardware architecture. Design/methodology/approach - A flash cell can store multiple states by controlling its voltage threshold. The equivalent resistance of the operation states controlled by threshold voltage of flash cell gives out different combinations of logic 0 and 1 states. The paper explores this basic feature of flash memory in designing a resistance change memory network for implementing novel edge detector hardware. This approach of detecting the edges is inspired from the spatial change detection ability of the human visual system. Findings - The proposed approach consumes less number of electronic components for its implementation, and outperforms the conventional approaches of edge detection with respect to the processing speed, scalability and ease of design. It is also demonstrated to provide edges invariant to changes in the direction of the spatial change in the images. Research limitations/implications - This research brings about a new direction in the development of edge detection, in terms of developing high-speed parallel processing edge detection and imaging circuits. Practical implications - The proposed approach reduces the implementation complexity by removing the need to have convolution operations for spatial edge filtering. Originality/value - This paper presents one of the first edge detection approaches that is purely a hardware oriented design, uses resistance of flash memory to form edge detector cells, and one that does not use computational operations such as additions or multiplications for its implementation.
引用
收藏
页码:79 / 94
页数:16
相关论文
共 50 条
  • [41] Design of 3-bit Flash ADC using Inverter Threshold Comparator in 45 nm CMOS Technology
    Harisha
    Rao, Satheesh
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 1621 - 1624
  • [42] Novel Edge Detection Using BP Neural Network Based on Threshold Binarization
    Mehrara, Hamed
    Zahedinejad, Mohammad
    Pourmohammad, Ali
    SECOND INTERNATIONAL CONFERENCE ON COMPUTER AND ELECTRICAL ENGINEERING, VOL 2, PROCEEDINGS, 2009, : 408 - +
  • [43] RETRACTED: Edge detection of satellite image using fuzzy logic (Retracted Article)
    Dhivya, R.
    Prakash, R.
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 5): : 11891 - 11898
  • [44] A Three-valued Logic Approach for Edge Detection Using Cellular Automata
    Cuellar, Manuel P.
    Rueda, Ramon
    Ruiz, Luis G. Baca
    Pegalajar, Maria Del Carmen
    JOURNAL OF CELLULAR AUTOMATA, 2021, 15 (5-6) : 407 - 438
  • [45] An edge detection scheme using radial basis function networks
    De Silva, CR
    De Silva, LC
    Ranganath, S
    NEURAL NETWORKS FOR SIGNAL PROCESSING X, VOLS 1 AND 2, PROCEEDINGS, 2000, : 604 - 613
  • [46] Edge detection scheme using Radial Basis Function networks
    De Silva, C.R., 2000, IEEE, Piscataway, NJ, United States (02):
  • [47] A three-valued logic approach for edge detection using cellular automata
    Cuéllar, Manuel P.
    Rueda, Ramón
    Ruiz, Luis G. Baca
    Pegalajar, María Del Carmen
    Journal of Cellular Automata, 2020, 15 (5-6) : 407 - 438
  • [48] Edge detection of range images using genetic neural networks
    FAN Jian-ying
    重庆邮电大学学报(自然科学版), 2009, (02) : 272 - 275
  • [49] Implementation of CMOS Logic Circuits with Perfect Fault Detection Using Preservative Reversible Gates
    Parvin, Sajjad
    Altun, Mustafa
    2019 IEEE 25TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2019), 2019, : 64 - 67
  • [50] A low power analog CMOS vision chip for edge detection using electronic switches
    Kim, JH
    Kong, JS
    Suh, SH
    Lee, M
    Shin, JK
    Park, HB
    Choi, CA
    ETRI JOURNAL, 2005, 27 (05) : 539 - 544