Edge detection using resistive threshold logic networks with CMOS flash memories

被引:3
|
作者
James, Alex Pappachen [1 ]
Pachentavida, Anusha [2 ]
Sugathan, Sherin [2 ]
机构
[1] Nazarbayev Univ, Sch Engn, Astana, Kazakhstan
[2] Enview R&D Labs, Neuromorph Engn Grp, Trivandrum, Kerala, India
关键词
Image processing; Cognitive systems; Evolvable hardware;
D O I
10.1108/IJICC-06-2013-0032
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Purpose - The purpose of this paper is to present a new approach to edge detection using semiconductor flash memory networks having scalable and parallel hardware architecture. Design/methodology/approach - A flash cell can store multiple states by controlling its voltage threshold. The equivalent resistance of the operation states controlled by threshold voltage of flash cell gives out different combinations of logic 0 and 1 states. The paper explores this basic feature of flash memory in designing a resistance change memory network for implementing novel edge detector hardware. This approach of detecting the edges is inspired from the spatial change detection ability of the human visual system. Findings - The proposed approach consumes less number of electronic components for its implementation, and outperforms the conventional approaches of edge detection with respect to the processing speed, scalability and ease of design. It is also demonstrated to provide edges invariant to changes in the direction of the spatial change in the images. Research limitations/implications - This research brings about a new direction in the development of edge detection, in terms of developing high-speed parallel processing edge detection and imaging circuits. Practical implications - The proposed approach reduces the implementation complexity by removing the need to have convolution operations for spatial edge filtering. Originality/value - This paper presents one of the first edge detection approaches that is purely a hardware oriented design, uses resistance of flash memory to form edge detector cells, and one that does not use computational operations such as additions or multiplications for its implementation.
引用
收藏
页码:79 / 94
页数:16
相关论文
共 50 条
  • [31] RETRACTED ARTICLE: Edge detection of satellite image using fuzzy logic
    R. Dhivya
    R. Prakash
    Cluster Computing, 2019, 22 : 11891 - 11898
  • [33] SYNTHESIS OF THRESHOLD-LOGIC NETWORKS USING KARNAUGH-MAPPING TECHNIQUES
    HURST, SL
    PROCEEDINGS OF THE INSTITUTION OF ELECTRICAL ENGINEERS-LONDON, 1972, 119 (08): : 1119 - &
  • [34] Design of Universal logic gates and Majority Gate Using One clock pulse based CMOS Capacitor Coupled Threshold Logic
    Dey, Arpita
    Sarkar, Mili
    Roy, Riddhi
    Santra, Tamonash Kanti
    Taki, G. S.
    2020 IEEE INTERNATIONAL IOT, ELECTRONICS AND MECHATRONICS CONFERENCE (IEMTRONICS 2020), 2020, : 241 - 246
  • [35] A 160x120 light-adaptive CMOS vision chip for edge detection based on a retinal structure using a saturating resistive network
    Kong, Jae-Sung
    Kim, Sang-Heon
    Sung, Dong-Kyu
    Shin, Jang-Kyoo
    ETRI JOURNAL, 2007, 29 (01) : 59 - 69
  • [36] INTEGRATED M-OUT-OF-N DETECTION CIRCUIT USING THRESHOLD LOGIC
    WOOLEY, BA
    BAUGH, CR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) : 297 - 306
  • [37] Ultra Low Energy CMOS Logic Using Below-Threshold Dual-Voltage Supply
    Kim, Kyungseok
    Agrawal, Vishwani D.
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (04) : 460 - 470
  • [38] Near-Threshold Flip-Flops Using Clocked Adiabatic Logic in Nanometer CMOS Processes
    Ni Haiyan
    Hu Jianping
    COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 460-461 : 837 - 842
  • [39] Unusual human activity detection using Markov Logic Networks
    Kapoor, Aditi
    Biswas, K. K.
    Hanmandlu, M.
    2017 IEEE INTERNATIONAL CONFERENCE ON IDENTITY, SECURITY AND BEHAVIOR ANALYSIS (ISBA), 2017,
  • [40] Offset averaging in flash and folding A/D converters using second-order active resistive networks
    Leuciuc, A
    Carnu, O
    ELECTRONICS LETTERS, 2004, 40 (10) : 587 - 588